13_rtllm_arithmetic / task_01 | verified_accu
Здесь перечислены все реальные попытки этой модели на одной задаче. По каждой попытке можно увидеть, до какой стадии она дошла, где именно сломалась и какое сообщение об ошибке вернулось из syntax, functional или synthesis.
| sample | run | extract_ok | syntax_ok | functional_ok | openlane_ok | final_success | failure_stage | failure_reason | details |
|---|---|---|---|---|---|---|---|---|---|
| sample_1 | run_20260427_102437_171676_163c0c | ok | ok | failed | skipped | failed | functional | /workspace/banchmarks/rtllm/13_rtllm_arithmetic/task_01/tb.v:26: error: Unknown module type: accu |
Open detailssample_dir: E:\Work\MIEM\VKR\Analyse\data\model_dataset\models\deepseek-coder-v2-16b\rag_off\benchmarks\rtllm\tasks\rtllm__13_rtllm_arithmetic__task_01\samples\run_20260427_102437_171676_163c0c__sample_1
generated.v previewmodule verified_accu (
input clk,
input rst_n,
input [7:0] data_in,
input valid_in,
output reg [9:0] data_out,
output reg valid_out
);
reg [1:0] count;
reg [3:0] sum;
always @(posedge clk or negedge rst_n) begin
if (!rst_n) begin
count <= 2'b0;
data_out <= 10'b0;
valid_out <= 1'b0;
end else begin
if (valid_in) begin
sum[count] <= data_in;
count <= count + 1'b1;
if (count == 2'd3) begin
data_out <= {2'b0, sum};
valid_out <= 1'b1;
count <= 2'b0;
end else begin
valid_out <= 1'b0;
end
end else begin
if (count != 2'b0) begin
data_out <= {2'b0, sum};
valid_out <= 1'b1;
...
functional details[stderr]
/workspace/banchmarks/rtllm/13_rtllm_arithmetic/task_01/tb.v:26: error: Unknown module type: accu
3 error(s) during elaboration.
*** These modules were missing:
accu referenced 1 times.
***
synthesis details[error] None errors[][
{
"stage": "functional",
"code": "functional.testbench_failed",
"message": "/workspace/banchmarks/rtllm/13_rtllm_arithmetic/task_01/tb.v:26: error: Unknown module type: accu\n3 error(s) during elaboration.\n*** These modules were missing:\n accu referenced 1 times.\n***\n",
"retryable": false,
"details": {}
}
]
outcome{
"llm_ok": true,
"extract_ok": true,
"syntax_ok": true,
"functional_ok": false,
"openlane_ok": false,
"syntax_required": true,
"functional_required": true,
"openlane_required": true,
"final_success": false,
"success": false
}
|
| sample_2 | run_20260427_102437_171676_163c0c | ok | ok | failed | skipped | failed | functional | /workspace/banchmarks/rtllm/13_rtllm_arithmetic/task_01/tb.v:26: error: Unknown module type: accu |
Open detailssample_dir: E:\Work\MIEM\VKR\Analyse\data\model_dataset\models\deepseek-coder-v2-16b\rag_off\benchmarks\rtllm\tasks\rtllm__13_rtllm_arithmetic__task_01\samples\run_20260427_102437_171676_163c0c__sample_2
generated.v previewmodule verified_accu (
input clk,
input rst_n,
input [7:0] data_in,
input valid_in,
output reg [9:0] data_out,
output reg valid_out
);
reg [1:0] count;
reg [3:0] sum;
always @(posedge clk or negedge rst_n) begin
if (!rst_n) begin
count <= 2'b0;
data_out <= 10'b0;
valid_out <= 1'b0;
sum <= 4'b0;
end else if (valid_in) begin
if (count < 2'd3) begin
count <= count + 1'b1;
sum <= sum + data_in;
end else begin
data_out <= {sum, 2'b0};
valid_out <= 1'b1;
count <= 2'b0;
sum <= 4'b0;
end
end else begin
valid_out <= 1'b0;
end
end
...
functional details[stderr]
/workspace/banchmarks/rtllm/13_rtllm_arithmetic/task_01/tb.v:26: error: Unknown module type: accu
3 error(s) during elaboration.
*** These modules were missing:
accu referenced 1 times.
***
synthesis details[error] None errors[][
{
"stage": "functional",
"code": "functional.testbench_failed",
"message": "/workspace/banchmarks/rtllm/13_rtllm_arithmetic/task_01/tb.v:26: error: Unknown module type: accu\n3 error(s) during elaboration.\n*** These modules were missing:\n accu referenced 1 times.\n***\n",
"retryable": false,
"details": {}
}
]
outcome{
"llm_ok": true,
"extract_ok": true,
"syntax_ok": true,
"functional_ok": false,
"openlane_ok": false,
"syntax_required": true,
"functional_required": true,
"openlane_required": true,
"final_success": false,
"success": false
}
|
| sample_3 | run_20260427_102437_171676_163c0c | ok | ok | failed | skipped | failed | functional | /workspace/banchmarks/rtllm/13_rtllm_arithmetic/task_01/tb.v:26: error: Unknown module type: accu |
Open detailssample_dir: E:\Work\MIEM\VKR\Analyse\data\model_dataset\models\deepseek-coder-v2-16b\rag_off\benchmarks\rtllm\tasks\rtllm__13_rtllm_arithmetic__task_01\samples\run_20260427_102437_171676_163c0c__sample_3
generated.v previewmodule verified_accu (
input clk,
input rst_n,
input [7:0] data_in,
input valid_in,
output reg [9:0] data_out,
output reg valid_out
);
reg [1:0] count;
reg [3:0] sum;
always @(posedge clk or negedge rst_n) begin
if (!rst_n) begin
count <= 2'b0;
data_out <= 10'b0;
valid_out <= 1'b0;
sum <= 4'b0;
end else if (valid_in) begin
if (count < 2'd3) begin
count <= count + 1'b1;
sum <= sum + data_in;
end else begin
data_out <= {sum, 2'b0};
valid_out <= 1'b1;
count <= 2'b0;
sum <= 4'b0;
end
end else begin
valid_out <= 1'b0;
end
end
...
functional details[stderr]
/workspace/banchmarks/rtllm/13_rtllm_arithmetic/task_01/tb.v:26: error: Unknown module type: accu
3 error(s) during elaboration.
*** These modules were missing:
accu referenced 1 times.
***
synthesis details[error] None errors[][
{
"stage": "functional",
"code": "functional.testbench_failed",
"message": "/workspace/banchmarks/rtllm/13_rtllm_arithmetic/task_01/tb.v:26: error: Unknown module type: accu\n3 error(s) during elaboration.\n*** These modules were missing:\n accu referenced 1 times.\n***\n",
"retryable": false,
"details": {}
}
]
outcome{
"llm_ok": true,
"extract_ok": true,
"syntax_ok": true,
"functional_ok": false,
"openlane_ok": false,
"syntax_required": true,
"functional_required": true,
"openlane_required": true,
"final_success": false,
"success": false
}
|
| sample_4 | run_20260427_102437_171676_163c0c | ok | ok | failed | skipped | failed | functional | /workspace/banchmarks/rtllm/13_rtllm_arithmetic/task_01/tb.v:26: error: Unknown module type: accu |
Open detailssample_dir: E:\Work\MIEM\VKR\Analyse\data\model_dataset\models\deepseek-coder-v2-16b\rag_off\benchmarks\rtllm\tasks\rtllm__13_rtllm_arithmetic__task_01\samples\run_20260427_102437_171676_163c0c__sample_4
generated.v previewmodule verified_accu (
input clk,
input rst_n,
input [7:0] data_in,
input valid_in,
output reg [9:0] data_out,
output reg valid_out
);
reg [1:0] count;
reg [3:0] sum;
always @(posedge clk or negedge rst_n) begin
if (!rst_n) begin
count <= 2'b0;
sum <= 4'b0;
data_out <= 10'b0;
valid_out <= 1'b0;
end else if (valid_in) begin
if (count < 2'd3) begin
count <= count + 1'b1;
sum <= sum + data_in;
valid_out <= 1'b0;
end else begin
data_out <= {2'b0, sum} + data_in;
valid_out <= 1'b1;
count <= 2'b0;
sum <= 4'b0;
end
end else begin
count <= 2'b0;
sum <= 4'b0;
...
functional details[stderr]
/workspace/banchmarks/rtllm/13_rtllm_arithmetic/task_01/tb.v:26: error: Unknown module type: accu
3 error(s) during elaboration.
*** These modules were missing:
accu referenced 1 times.
***
synthesis details[error] None errors[][
{
"stage": "functional",
"code": "functional.testbench_failed",
"message": "/workspace/banchmarks/rtllm/13_rtllm_arithmetic/task_01/tb.v:26: error: Unknown module type: accu\n3 error(s) during elaboration.\n*** These modules were missing:\n accu referenced 1 times.\n***\n",
"retryable": false,
"details": {}
}
]
outcome{
"llm_ok": true,
"extract_ok": true,
"syntax_ok": true,
"functional_ok": false,
"openlane_ok": false,
"syntax_required": true,
"functional_required": true,
"openlane_required": true,
"final_success": false,
"success": false
}
|
| sample_5 | run_20260427_102437_171676_163c0c | ok | ok | failed | skipped | failed | functional | /workspace/banchmarks/rtllm/13_rtllm_arithmetic/task_01/tb.v:26: error: Unknown module type: accu |
Open detailssample_dir: E:\Work\MIEM\VKR\Analyse\data\model_dataset\models\deepseek-coder-v2-16b\rag_off\benchmarks\rtllm\tasks\rtllm__13_rtllm_arithmetic__task_01\samples\run_20260427_102437_171676_163c0c__sample_5
generated.v previewmodule verified_accu (
input clk,
input rst_n,
input [7:0] data_in,
input valid_in,
output reg [9:0] data_out,
output reg valid_out
);
reg [1:0] count;
reg [3:0] sum;
always @(posedge clk or negedge rst_n) begin
if (!rst_n) begin
count <= 2'b0;
data_out <= 10'b0;
valid_out <= 1'b0;
end else begin
if (valid_in) begin
sum[count] <= data_in;
count <= count + 1'b1;
if (count == 2'd3) begin
data_out <= {2'b0, sum};
valid_out <= 1'b1;
end else begin
valid_out <= 1'b0;
end
end else begin
count <= 2'b0;
data_out <= 10'b0;
valid_out <= 1'b0;
end
...
functional details[stderr]
/workspace/banchmarks/rtllm/13_rtllm_arithmetic/task_01/tb.v:26: error: Unknown module type: accu
3 error(s) during elaboration.
*** These modules were missing:
accu referenced 1 times.
***
synthesis details[error] None errors[][
{
"stage": "functional",
"code": "functional.testbench_failed",
"message": "/workspace/banchmarks/rtllm/13_rtllm_arithmetic/task_01/tb.v:26: error: Unknown module type: accu\n3 error(s) during elaboration.\n*** These modules were missing:\n accu referenced 1 times.\n***\n",
"retryable": false,
"details": {}
}
]
outcome{
"llm_ok": true,
"extract_ok": true,
"syntax_ok": true,
"functional_ok": false,
"openlane_ok": false,
"syntax_required": true,
"functional_required": true,
"openlane_required": true,
"final_success": false,
"success": false
}
|
| sample_6 | run_20260427_102437_171676_163c0c | ok | ok | failed | skipped | failed | functional | /workspace/banchmarks/rtllm/13_rtllm_arithmetic/task_01/tb.v:26: error: Unknown module type: accu |
Open detailssample_dir: E:\Work\MIEM\VKR\Analyse\data\model_dataset\models\deepseek-coder-v2-16b\rag_off\benchmarks\rtllm\tasks\rtllm__13_rtllm_arithmetic__task_01\samples\run_20260427_102437_171676_163c0c__sample_6
generated.v previewmodule verified_accu (
input clk,
input rst_n,
input [7:0] data_in,
input valid_in,
output reg [9:0] data_out,
output reg valid_out
);
reg [1:0] count;
reg [3:0] sum;
always @(posedge clk or negedge rst_n) begin
if (!rst_n) begin
count <= 2'b00;
sum <= 4'b0000;
data_out <= 10'b0000000000;
valid_out <= 1'b0;
end else if (valid_in) begin
if (count == 2'b11) begin
sum <= sum + data_in;
count <= 2'b00;
data_out <= {2'b00, sum};
valid_out <= 1'b1;
end else begin
sum <= sum + data_in;
count <= count + 1'b1;
valid_out <= 1'b0;
end
end else begin
count <= 2'b00;
sum <= 4'b0000;
...
functional details[stderr]
/workspace/banchmarks/rtllm/13_rtllm_arithmetic/task_01/tb.v:26: error: Unknown module type: accu
3 error(s) during elaboration.
*** These modules were missing:
accu referenced 1 times.
***
synthesis details[error] None errors[][
{
"stage": "functional",
"code": "functional.testbench_failed",
"message": "/workspace/banchmarks/rtllm/13_rtllm_arithmetic/task_01/tb.v:26: error: Unknown module type: accu\n3 error(s) during elaboration.\n*** These modules were missing:\n accu referenced 1 times.\n***\n",
"retryable": false,
"details": {}
}
]
outcome{
"llm_ok": true,
"extract_ok": true,
"syntax_ok": true,
"functional_ok": false,
"openlane_ok": false,
"syntax_required": true,
"functional_required": true,
"openlane_required": true,
"final_success": false,
"success": false
}
|
| sample_7 | run_20260427_102437_171676_163c0c | ok | ok | failed | skipped | failed | functional | /workspace/banchmarks/rtllm/13_rtllm_arithmetic/task_01/tb.v:26: error: Unknown module type: accu |
Open detailssample_dir: E:\Work\MIEM\VKR\Analyse\data\model_dataset\models\deepseek-coder-v2-16b\rag_off\benchmarks\rtllm\tasks\rtllm__13_rtllm_arithmetic__task_01\samples\run_20260427_102437_171676_163c0c__sample_7
generated.v previewmodule verified_accu (
input clk,
input rst_n,
input [7:0] data_in,
input valid_in,
output reg [9:0] data_out,
output reg valid_out
);
reg [1:0] count;
reg [3:0] sum;
always @(posedge clk or negedge rst_n) begin
if (!rst_n) begin
count <= 2'b0;
data_out <= 10'b0;
valid_out <= 1'b0;
end else begin
if (valid_in) begin
sum[count] <= data_in;
count <= count + 1'b1;
if (count == 2'd3) begin
data_out <= {2'b0, sum};
valid_out <= 1'b1;
end else begin
valid_out <= 1'b0;
end
end else begin
count <= 2'b0;
data_out <= 10'b0;
valid_out <= 1'b0;
end
...
functional details[stderr]
/workspace/banchmarks/rtllm/13_rtllm_arithmetic/task_01/tb.v:26: error: Unknown module type: accu
3 error(s) during elaboration.
*** These modules were missing:
accu referenced 1 times.
***
synthesis details[error] None errors[][
{
"stage": "functional",
"code": "functional.testbench_failed",
"message": "/workspace/banchmarks/rtllm/13_rtllm_arithmetic/task_01/tb.v:26: error: Unknown module type: accu\n3 error(s) during elaboration.\n*** These modules were missing:\n accu referenced 1 times.\n***\n",
"retryable": false,
"details": {}
}
]
outcome{
"llm_ok": true,
"extract_ok": true,
"syntax_ok": true,
"functional_ok": false,
"openlane_ok": false,
"syntax_required": true,
"functional_required": true,
"openlane_required": true,
"final_success": false,
"success": false
}
|
| sample_8 | run_20260427_102437_171676_163c0c | ok | ok | failed | skipped | failed | functional | /workspace/banchmarks/rtllm/13_rtllm_arithmetic/task_01/tb.v:26: error: Unknown module type: accu |
Open detailssample_dir: E:\Work\MIEM\VKR\Analyse\data\model_dataset\models\deepseek-coder-v2-16b\rag_off\benchmarks\rtllm\tasks\rtllm__13_rtllm_arithmetic__task_01\samples\run_20260427_102437_171676_163c0c__sample_8
generated.v previewmodule verified_accu (
input clk,
input rst_n,
input [7:0] data_in,
input valid_in,
output reg [9:0] data_out,
output reg valid_out
);
reg [1:0] count;
reg [3:0] sum;
always @(posedge clk or negedge rst_n) begin
if (!rst_n) begin
count <= 2'b0;
sum <= 4'b0;
data_out <= 10'b0;
valid_out <= 1'b0;
end else begin
if (valid_in) begin
sum <= sum + data_in;
count <= count + 1'b1;
if (count == 2'd3) begin
data_out <= {2'b0, sum};
valid_out <= 1'b1;
count <= 2'b0;
sum <= 4'b0;
end else begin
valid_out <= 1'b0;
end
end else begin
count <= 2'b0;
...
functional details[stderr]
/workspace/banchmarks/rtllm/13_rtllm_arithmetic/task_01/tb.v:26: error: Unknown module type: accu
3 error(s) during elaboration.
*** These modules were missing:
accu referenced 1 times.
***
synthesis details[error] None errors[][
{
"stage": "functional",
"code": "functional.testbench_failed",
"message": "/workspace/banchmarks/rtllm/13_rtllm_arithmetic/task_01/tb.v:26: error: Unknown module type: accu\n3 error(s) during elaboration.\n*** These modules were missing:\n accu referenced 1 times.\n***\n",
"retryable": false,
"details": {}
}
]
outcome{
"llm_ok": true,
"extract_ok": true,
"syntax_ok": true,
"functional_ok": false,
"openlane_ok": false,
"syntax_required": true,
"functional_required": true,
"openlane_required": true,
"final_success": false,
"success": false
}
|
| sample_9 | run_20260427_102437_171676_163c0c | ok | ok | failed | skipped | failed | functional | /workspace/banchmarks/rtllm/13_rtllm_arithmetic/task_01/tb.v:26: error: Unknown module type: accu |
Open detailssample_dir: E:\Work\MIEM\VKR\Analyse\data\model_dataset\models\deepseek-coder-v2-16b\rag_off\benchmarks\rtllm\tasks\rtllm__13_rtllm_arithmetic__task_01\samples\run_20260427_102437_171676_163c0c__sample_9
generated.v previewmodule verified_accu (
input clk,
input rst_n,
input [7:0] data_in,
input valid_in,
output reg [9:0] data_out,
output reg valid_out
);
reg [1:0] count;
reg [3:0] sum;
always @(posedge clk or negedge rst_n) begin
if (!rst_n) begin
count <= 2'b0;
data_out <= 10'b0;
valid_out <= 1'b0;
end else begin
if (valid_in) begin
sum[count] <= data_in;
count <= count + 1'b1;
if (count == 2'd3) begin
data_out <= {2'b0, sum};
valid_out <= 1'b1;
end else begin
valid_out <= 1'b0;
end
end else begin
count <= 2'b0;
data_out <= 10'b0;
valid_out <= 1'b0;
end
...
functional details[stderr]
/workspace/banchmarks/rtllm/13_rtllm_arithmetic/task_01/tb.v:26: error: Unknown module type: accu
3 error(s) during elaboration.
*** These modules were missing:
accu referenced 1 times.
***
synthesis details[error] None errors[][
{
"stage": "functional",
"code": "functional.testbench_failed",
"message": "/workspace/banchmarks/rtllm/13_rtllm_arithmetic/task_01/tb.v:26: error: Unknown module type: accu\n3 error(s) during elaboration.\n*** These modules were missing:\n accu referenced 1 times.\n***\n",
"retryable": false,
"details": {}
}
]
outcome{
"llm_ok": true,
"extract_ok": true,
"syntax_ok": true,
"functional_ok": false,
"openlane_ok": false,
"syntax_required": true,
"functional_required": true,
"openlane_required": true,
"final_success": false,
"success": false
}
|
| sample_10 | run_20260427_102437_171676_163c0c | ok | ok | failed | skipped | failed | functional | /workspace/banchmarks/rtllm/13_rtllm_arithmetic/task_01/tb.v:26: error: Unknown module type: accu |
Open detailssample_dir: E:\Work\MIEM\VKR\Analyse\data\model_dataset\models\deepseek-coder-v2-16b\rag_off\benchmarks\rtllm\tasks\rtllm__13_rtllm_arithmetic__task_01\samples\run_20260427_102437_171676_163c0c__sample_10
generated.v previewmodule verified_accu (
input clk,
input rst_n,
input [7:0] data_in,
input valid_in,
output reg [9:0] data_out,
output reg valid_out
);
reg [1:0] count;
reg [3:0] sum;
always @(posedge clk or negedge rst_n) begin
if (!rst_n) begin
count <= 2'b0;
data_out <= 10'b0;
valid_out <= 1'b0;
end else if (valid_in) begin
sum[count] <= data_in;
count <= count + 1;
if (count == 2'd3) begin
data_out <= {2'b0, sum};
valid_out <= 1'b1;
count <= 2'b0;
end else begin
valid_out <= 1'b0;
end
end else if (count != 2'b0) begin
data_out <= {2'b0, sum};
valid_out <= 1'b1;
count <= 2'b0;
end
...
functional details[stderr]
/workspace/banchmarks/rtllm/13_rtllm_arithmetic/task_01/tb.v:26: error: Unknown module type: accu
3 error(s) during elaboration.
*** These modules were missing:
accu referenced 1 times.
***
synthesis details[error] None errors[][
{
"stage": "functional",
"code": "functional.testbench_failed",
"message": "/workspace/banchmarks/rtllm/13_rtllm_arithmetic/task_01/tb.v:26: error: Unknown module type: accu\n3 error(s) during elaboration.\n*** These modules were missing:\n accu referenced 1 times.\n***\n",
"retryable": false,
"details": {}
}
]
outcome{
"llm_ok": true,
"extract_ok": true,
"syntax_ok": true,
"functional_ok": false,
"openlane_ok": false,
"syntax_required": true,
"functional_required": true,
"openlane_required": true,
"final_success": false,
"success": false
}
|