07_csr_register_map_generation / task_72 | axil_sensor_csr
Здесь перечислены все реальные попытки этой модели на одной задаче. По каждой попытке можно увидеть, до какой стадии она дошла, где именно сломалась и какое сообщение об ошибке вернулось из syntax, functional или synthesis.
| sample | run | extract_ok | syntax_ok | functional_ok | openlane_ok | final_success | failure_stage | failure_reason | details |
|---|---|---|---|---|---|---|---|---|---|
| sample_1 | run_20260424_142537_441024_d248e7 | ok | ok | ok | ok | ok | success | Full pipeline success |
Open detailssample_dir: E:\Work\MIEM\VKR\Analyse\data\model_dataset\models\gpt-5-4-mini\rag_on\benchmarks\ilyasov\tasks\ilyasov__07_csr_register_map_generation__task_72\samples\run_20260424_142537_441024_d248e7__sample_1
generated.v previewmodule axil_sensor_csr (
input clk,
input rst_n,
input [7:0] awaddr,
input awvalid,
output awready,
input [31:0] wdata,
input [3:0] wstrb,
input wvalid,
output wready,
output [1:0] bresp,
output bvalid,
input bready,
input [7:0] araddr,
input arvalid,
output arready,
output [31:0] rdata,
output [1:0] rresp,
output rvalid,
input rready,
input [7:0] hw_level,
input irq_evt,
output block_enable,
output [7:0] gain,
output kick_pulse,
output irq_sticky
);
reg block_enable_reg;
reg [7:0] gain_reg;
reg irq_sticky_reg;
...
synthesis details[error] None outcome{
"llm_ok": true,
"extract_ok": true,
"syntax_ok": true,
"functional_ok": true,
"openlane_ok": true,
"syntax_required": true,
"functional_required": true,
"openlane_required": true,
"final_success": true,
"success": true
}
|
| sample_1 | run_20260424_144121_405769_1acdc5 | ok | ok | ok | ok | ok | success | Full pipeline success |
Open detailssample_dir: E:\Work\MIEM\VKR\Analyse\data\model_dataset\models\gpt-5-4-mini\rag_on\benchmarks\ilyasov\tasks\ilyasov__07_csr_register_map_generation__task_72\samples\run_20260424_144121_405769_1acdc5__sample_1
generated.v previewmodule axil_sensor_csr (
input clk,
input rst_n,
input [7:0] awaddr,
input awvalid,
output reg awready,
input [31:0] wdata,
input [3:0] wstrb,
input wvalid,
output reg wready,
output reg [1:0] bresp,
output reg bvalid,
input bready,
input [7:0] araddr,
input arvalid,
output reg arready,
output reg [31:0] rdata,
output reg [1:0] rresp,
output reg rvalid,
input rready,
input [7:0] hw_level,
input irq_evt,
output block_enable,
output [7:0] gain,
output kick_pulse,
output irq_sticky
);
reg block_enable_reg;
reg [7:0] gain_reg;
reg irq_sticky_reg;
reg kick_pulse_reg;
...
synthesis details[error] None outcome{
"llm_ok": true,
"extract_ok": true,
"syntax_ok": true,
"functional_ok": true,
"openlane_ok": true,
"syntax_required": true,
"functional_required": true,
"openlane_required": true,
"final_success": true,
"success": true
}
|
| sample_1 | run_20260424_172135_562392_bd9fc2 | ok | ok | failed | failed | failed | functional | Functional output contains failure marker: TEST_FAILED. ERROR: AXI-Lite write channel was not ready in idle state. |
Open detailssample_dir: E:\Work\MIEM\VKR\Analyse\data\model_dataset\models\gpt-5-4-mini\rag_on\benchmarks\ilyasov\tasks\ilyasov__07_csr_register_map_generation__task_72\samples\run_20260424_172135_562392_bd9fc2__sample_1
generated.v previewmodule axil_sensor_csr (
input wire clk,
input wire rst_n,
input wire [7:0] awaddr,
input wire awvalid,
output reg awready,
input wire [31:0] wdata,
input wire [3:0] wstrb,
input wire wvalid,
output reg wready,
output reg [1:0] bresp,
output reg bvalid,
input wire bready,
input wire [7:0] araddr,
input wire arvalid,
output reg arready,
output reg [31:0] rdata,
output reg [1:0] rresp,
output reg rvalid,
input wire rready,
input wire [7:0] hw_level,
input wire irq_evt,
output wire block_enable,
output wire [7:0] gain,
output reg kick_pulse,
output reg irq_sticky
);
reg block_enable_reg;
reg [7:0] gain_reg;
assign block_enable = block_enable_reg;
...
functional details[stdout] ERROR: AXI-Lite write channel was not ready in idle state. ERROR: AXI-Lite write response was not generated correctly. ERROR: byte-lane write to CTRL gain field failed. ERROR: AXI-Lite write channel was not ready in idle state. ERROR: AXI-Lite write response was not generated correctly. ERROR: W1C clear of irq_sticky failed. TEST_FAILED /workspace/banchmarks/07_csr_register_map_generation/task_72/tb.v:259: $finish called at 206000 (1ps) synthesis details[error] None errors[][
{
"stage": "functional",
"code": "functional.output_failed_marker",
"message": "Functional output contains failure marker: TEST_FAILED. ERROR: AXI-Lite write channel was not ready in idle state.",
"retryable": false,
"details": {
"marker": "TEST_FAILED"
}
},
{
"stage": "openlane",
"code": "openlane.invalidated_by_functional_failure",
"message": "OpenLane result invalidated because functional validation failed after output-marker correction",
"retryable": false,
"details": {}
}
]
outcome{
"llm_ok": true,
"extract_ok": true,
"syntax_ok": true,
"functional_ok": false,
"openlane_ok": false,
"syntax_required": true,
"functional_required": true,
"openlane_required": true,
"final_success": false,
"success": false
}
|
| sample_1 | run_20260424_230145_632624_082334 | ok | ok | ok | ok | ok | success | Full pipeline success |
Open detailssample_dir: E:\Work\MIEM\VKR\Analyse\data\model_dataset\models\gpt-5-4-mini\rag_on\benchmarks\ilyasov\tasks\ilyasov__07_csr_register_map_generation__task_72\samples\run_20260424_230145_632624_082334__sample_1
generated.v previewmodule axil_sensor_csr (
input clk,
input rst_n,
input [7:0] awaddr,
input awvalid,
output awready,
input [31:0] wdata,
input [3:0] wstrb,
input wvalid,
output wready,
output [1:0] bresp,
output bvalid,
input bready,
input [7:0] araddr,
input arvalid,
output arready,
output [31:0] rdata,
output [1:0] rresp,
output rvalid,
input rready,
input [7:0] hw_level,
input irq_evt,
output block_enable,
output [7:0] gain,
output kick_pulse,
output irq_sticky
);
reg block_enable_reg;
reg [7:0] gain_reg;
reg irq_sticky_reg;
...
functional details[stdout] TEST_PASSED /workspace/banchmarks/pashencev/07_csr_register_map_generation/task_72/tb.v:259: $finish called at 206000 (1ps) synthesis details[error] None outcome{
"llm_ok": true,
"extract_ok": true,
"syntax_ok": true,
"functional_ok": true,
"openlane_ok": true,
"syntax_required": true,
"functional_required": true,
"openlane_required": true,
"final_success": true,
"success": true
}
|
| sample_2 | run_20260424_142537_441024_d248e7 | ok | ok | ok | ok | ok | success | Full pipeline success |
Open detailssample_dir: E:\Work\MIEM\VKR\Analyse\data\model_dataset\models\gpt-5-4-mini\rag_on\benchmarks\ilyasov\tasks\ilyasov__07_csr_register_map_generation__task_72\samples\run_20260424_142537_441024_d248e7__sample_2
generated.v previewmodule axil_sensor_csr (
input wire clk,
input wire rst_n,
input wire [7:0] awaddr,
input wire awvalid,
output reg awready,
input wire [31:0] wdata,
input wire [3:0] wstrb,
input wire wvalid,
output reg wready,
output reg [1:0] bresp,
output reg bvalid,
input wire bready,
input wire [7:0] araddr,
input wire arvalid,
output reg arready,
output reg [31:0] rdata,
output reg [1:0] rresp,
output reg rvalid,
input wire rready,
input wire [7:0] hw_level,
input wire irq_evt,
output wire block_enable,
output wire [7:0] gain,
output reg kick_pulse,
output reg irq_sticky
);
reg block_enable_reg;
reg [7:0] gain_reg;
reg irq_sticky_reg;
...
synthesis details[error] None outcome{
"llm_ok": true,
"extract_ok": true,
"syntax_ok": true,
"functional_ok": true,
"openlane_ok": true,
"syntax_required": true,
"functional_required": true,
"openlane_required": true,
"final_success": true,
"success": true
}
|
| sample_2 | run_20260424_144121_405769_1acdc5 | ok | ok | ok | ok | ok | success | Full pipeline success |
Open detailssample_dir: E:\Work\MIEM\VKR\Analyse\data\model_dataset\models\gpt-5-4-mini\rag_on\benchmarks\ilyasov\tasks\ilyasov__07_csr_register_map_generation__task_72\samples\run_20260424_144121_405769_1acdc5__sample_2
generated.v previewmodule axil_sensor_csr (
input clk,
input rst_n,
input [7:0] awaddr,
input awvalid,
output reg awready,
input [31:0] wdata,
input [3:0] wstrb,
input wvalid,
output reg wready,
output [1:0] bresp,
output reg bvalid,
input bready,
input [7:0] araddr,
input arvalid,
output reg arready,
output reg [31:0] rdata,
output [1:0] rresp,
output reg rvalid,
input rready,
input [7:0] hw_level,
input irq_evt,
output block_enable,
output [7:0] gain,
output kick_pulse,
output irq_sticky
);
reg block_enable_reg;
reg [7:0] gain_reg;
reg irq_sticky_reg;
reg kick_pulse_reg;
...
synthesis details[error] None outcome{
"llm_ok": true,
"extract_ok": true,
"syntax_ok": true,
"functional_ok": true,
"openlane_ok": true,
"syntax_required": true,
"functional_required": true,
"openlane_required": true,
"final_success": true,
"success": true
}
|
| sample_2 | run_20260424_172135_562392_bd9fc2 | ok | ok | failed | failed | failed | functional | Functional output contains failure marker: TEST_FAILED. ERROR: byte-lane write to CTRL bit 0 failed. |
Open detailssample_dir: E:\Work\MIEM\VKR\Analyse\data\model_dataset\models\gpt-5-4-mini\rag_on\benchmarks\ilyasov\tasks\ilyasov__07_csr_register_map_generation__task_72\samples\run_20260424_172135_562392_bd9fc2__sample_2
generated.v previewmodule axil_sensor_csr (
input clk,
input rst_n,
input [7:0] awaddr,
input awvalid,
output awready,
input [31:0] wdata,
input [3:0] wstrb,
input wvalid,
output wready,
output [1:0] bresp,
output bvalid,
input bready,
input [7:0] araddr,
input arvalid,
output arready,
output [31:0] rdata,
output [1:0] rresp,
output rvalid,
input rready,
input [7:0] hw_level,
input irq_evt,
output block_enable,
output [7:0] gain,
output kick_pulse,
output irq_sticky
);
reg block_enable_reg;
reg [7:0] gain_reg;
reg irq_sticky_reg;
reg kick_pulse_reg;
...
functional details[stdout] ERROR: byte-lane write to CTRL bit 0 failed. ERROR: byte-lane write to CTRL gain field failed. TEST_FAILED /workspace/banchmarks/07_csr_register_map_generation/task_72/tb.v:259: $finish called at 206000 (1ps) synthesis details[error] None errors[][
{
"stage": "functional",
"code": "functional.output_failed_marker",
"message": "Functional output contains failure marker: TEST_FAILED. ERROR: byte-lane write to CTRL bit 0 failed.",
"retryable": false,
"details": {
"marker": "TEST_FAILED"
}
},
{
"stage": "openlane",
"code": "openlane.invalidated_by_functional_failure",
"message": "OpenLane result invalidated because functional validation failed after output-marker correction",
"retryable": false,
"details": {}
}
]
outcome{
"llm_ok": true,
"extract_ok": true,
"syntax_ok": true,
"functional_ok": false,
"openlane_ok": false,
"syntax_required": true,
"functional_required": true,
"openlane_required": true,
"final_success": false,
"success": false
}
|
| sample_2 | run_20260424_230145_632624_082334 | ok | ok | failed | failed | failed | functional | Functional output contains failure marker: TEST_FAILED. ERROR: AXI-Lite write response was not generated correctly. |
Open detailssample_dir: E:\Work\MIEM\VKR\Analyse\data\model_dataset\models\gpt-5-4-mini\rag_on\benchmarks\ilyasov\tasks\ilyasov__07_csr_register_map_generation__task_72\samples\run_20260424_230145_632624_082334__sample_2
generated.v previewmodule axil_sensor_csr (
input wire clk,
input wire rst_n,
input wire [7:0] awaddr,
input wire awvalid,
output reg awready,
input wire [31:0] wdata,
input wire [3:0] wstrb,
input wire wvalid,
output reg wready,
output reg [1:0] bresp,
output reg bvalid,
input wire bready,
input wire [7:0] araddr,
input wire arvalid,
output reg arready,
output reg [31:0] rdata,
output reg [1:0] rresp,
output reg rvalid,
input wire rready,
input wire [7:0] hw_level,
input wire irq_evt,
output wire block_enable,
output wire [7:0] gain,
output reg kick_pulse,
output wire irq_sticky
);
reg block_enable_reg;
reg [7:0] gain_reg;
reg irq_sticky_reg;
...
functional details[stdout] ERROR: AXI-Lite write response was not generated correctly. ERROR: byte-lane write to CTRL bit 0 failed. ERROR: AXI-Lite write channel was not ready in idle state. ERROR: byte-lane write to CTRL gain field failed. ERROR: AXI-Lite read response was not generated correctly. ERROR: STATUS read without IRQ bit set returned wrong value. Got 00000000 ERROR: AXI-Lite read channel was not ready in idle state. ERROR: STATUS read with IRQ bit set returned wrong value. Got 00005c00 ERROR: AXI-Lite write response was not generated correctly. ERROR: AXI-Lite write channel was not ready in idle state. ERROR: W1C clear of irq_sticky failed. ERROR: AXI-Lite write channel was not ready for CMD write. ERROR: AXI-Lite CMD write response was not generated correctly. ERROR: kick_pulse did not assert on CMD write. ERROR: AXI-Lite read response was not generated correctly. ERROR: CMD register should read as zero. Got 00005c00 TEST_FAILED /workspace/banchmarks/pashencev/07_csr_register_map_generation/task_72/tb.v:259: $finish called at 206000 (1ps) synthesis details[error] None errors[][
{
"stage": "functional",
"code": "functional.output_failed_marker",
"message": "Functional output contains failure marker: TEST_FAILED. ERROR: AXI-Lite write response was not generated correctly.",
"retryable": false,
"details": {
"marker": "TEST_FAILED"
}
},
{
"stage": "openlane",
"code": "openlane.invalidated_by_functional_failure",
"message": "OpenLane result invalidated because functional validation failed after output-marker correction",
"retryable": false,
"details": {}
}
]
outcome{
"llm_ok": true,
"extract_ok": true,
"syntax_ok": true,
"functional_ok": false,
"openlane_ok": false,
"syntax_required": true,
"functional_required": true,
"openlane_required": true,
"final_success": false,
"success": false
}
|
| sample_3 | run_20260424_142537_441024_d248e7 | ok | ok | ok | ok | ok | success | Full pipeline success |
Open detailssample_dir: E:\Work\MIEM\VKR\Analyse\data\model_dataset\models\gpt-5-4-mini\rag_on\benchmarks\ilyasov\tasks\ilyasov__07_csr_register_map_generation__task_72\samples\run_20260424_142537_441024_d248e7__sample_3
generated.v previewmodule axil_sensor_csr (
input clk,
input rst_n,
input [7:0] awaddr,
input awvalid,
output awready,
input [31:0] wdata,
input [3:0] wstrb,
input wvalid,
output wready,
output [1:0] bresp,
output bvalid,
input bready,
input [7:0] araddr,
input arvalid,
output arready,
output [31:0] rdata,
output [1:0] rresp,
output rvalid,
input rready,
input [7:0] hw_level,
input irq_evt,
output block_enable,
output [7:0] gain,
output kick_pulse,
output irq_sticky
);
reg block_enable_reg;
reg [7:0] gain_reg;
reg irq_sticky_reg;
reg bvalid_reg;
...
synthesis details[error] None outcome{
"llm_ok": true,
"extract_ok": true,
"syntax_ok": true,
"functional_ok": true,
"openlane_ok": true,
"syntax_required": true,
"functional_required": true,
"openlane_required": true,
"final_success": true,
"success": true
}
|
| sample_3 | run_20260424_144121_405769_1acdc5 | ok | ok | ok | ok | ok | success | Full pipeline success |
Open detailssample_dir: E:\Work\MIEM\VKR\Analyse\data\model_dataset\models\gpt-5-4-mini\rag_on\benchmarks\ilyasov\tasks\ilyasov__07_csr_register_map_generation__task_72\samples\run_20260424_144121_405769_1acdc5__sample_3
generated.v previewmodule axil_sensor_csr (
input wire clk,
input wire rst_n,
input wire [7:0] awaddr,
input wire awvalid,
output wire awready,
input wire [31:0] wdata,
input wire [3:0] wstrb,
input wire wvalid,
output wire wready,
output wire [1:0] bresp,
output wire bvalid,
input wire bready,
input wire [7:0] araddr,
input wire arvalid,
output wire arready,
output wire [31:0] rdata,
output wire [1:0] rresp,
output wire rvalid,
input wire rready,
input wire [7:0] hw_level,
input wire irq_evt,
output wire block_enable,
output wire [7:0] gain,
output wire kick_pulse,
output wire irq_sticky
);
reg block_enable_reg;
reg [7:0] gain_reg;
reg irq_sticky_reg;
reg bvalid_reg;
...
synthesis details[error] None outcome{
"llm_ok": true,
"extract_ok": true,
"syntax_ok": true,
"functional_ok": true,
"openlane_ok": true,
"syntax_required": true,
"functional_required": true,
"openlane_required": true,
"final_success": true,
"success": true
}
|
| sample_3 | run_20260424_172135_562392_bd9fc2 | ok | ok | failed | failed | failed | functional | Functional output contains failure marker: TEST_FAILED. ERROR: AXI-Lite write response was not generated correctly. |
Open detailssample_dir: E:\Work\MIEM\VKR\Analyse\data\model_dataset\models\gpt-5-4-mini\rag_on\benchmarks\ilyasov\tasks\ilyasov__07_csr_register_map_generation__task_72\samples\run_20260424_172135_562392_bd9fc2__sample_3
generated.v previewmodule axil_sensor_csr (
input wire clk,
input wire rst_n,
input wire [7:0] awaddr,
input wire awvalid,
output reg awready,
input wire [31:0] wdata,
input wire [3:0] wstrb,
input wire wvalid,
output reg wready,
output reg [1:0] bresp,
output reg bvalid,
input wire bready,
input wire [7:0] araddr,
input wire arvalid,
output reg arready,
output reg [31:0] rdata,
output reg [1:0] rresp,
output reg rvalid,
input wire rready,
input wire [7:0] hw_level,
input wire irq_evt,
output wire block_enable,
output wire [7:0] gain,
output reg kick_pulse,
output reg irq_sticky
);
reg block_enable_reg;
reg [7:0] gain_reg;
reg [7:0] awaddr_reg;
...
functional details[stdout] ERROR: AXI-Lite write response was not generated correctly. ERROR: AXI-Lite write channel was not ready in idle state. ERROR: byte-lane write to CTRL gain field failed. ERROR: AXI-Lite read response was not generated correctly. ERROR: STATUS read without IRQ bit set returned wrong value. Got 00000000 ERROR: AXI-Lite read channel was not ready in idle state. ERROR: STATUS read with IRQ bit set returned wrong value. Got 00005c00 ERROR: AXI-Lite write response was not generated correctly. ERROR: AXI-Lite write channel was not ready in idle state. ERROR: W1C clear of irq_sticky failed. ERROR: AXI-Lite write channel was not ready for CMD write. ERROR: AXI-Lite CMD write response was not generated correctly. ERROR: kick_pulse did not assert on CMD write. ERROR: AXI-Lite read response was not generated correctly. ERROR: CMD register should read as zero. Got 00005c00 TEST_FAILED /workspace/banchmarks/07_csr_register_map_generation/task_72/tb.v:259: $finish called at 206000 (1ps) synthesis details[error] None errors[][
{
"stage": "functional",
"code": "functional.output_failed_marker",
"message": "Functional output contains failure marker: TEST_FAILED. ERROR: AXI-Lite write response was not generated correctly.",
"retryable": false,
"details": {
"marker": "TEST_FAILED"
}
},
{
"stage": "openlane",
"code": "openlane.invalidated_by_functional_failure",
"message": "OpenLane result invalidated because functional validation failed after output-marker correction",
"retryable": false,
"details": {}
}
]
outcome{
"llm_ok": true,
"extract_ok": true,
"syntax_ok": true,
"functional_ok": false,
"openlane_ok": false,
"syntax_required": true,
"functional_required": true,
"openlane_required": true,
"final_success": false,
"success": false
}
|
| sample_3 | run_20260424_230145_632624_082334 | ok | failed | failed | skipped | failed | syntax | /data/eval/out/run_20260424_230145_632624_082334/tmp/gpt_5_4_mini/pashencev__07_csr_register_map_generation__task_72/sample_3/generated.v:65: error: wmask is not a valid l-value in axil_sensor_csr. |
Open detailssample_dir: E:\Work\MIEM\VKR\Analyse\data\model_dataset\models\gpt-5-4-mini\rag_on\benchmarks\ilyasov\tasks\ilyasov__07_csr_register_map_generation__task_72\samples\run_20260424_230145_632624_082334__sample_3
generated.v previewmodule axil_sensor_csr (
input clk,
input rst_n,
input [7:0] awaddr,
input awvalid,
output awready,
input [31:0] wdata,
input [3:0] wstrb,
input wvalid,
output wready,
output [1:0] bresp,
output bvalid,
input bready,
input [7:0] araddr,
input arvalid,
output arready,
output [31:0] rdata,
output [1:0] rresp,
output rvalid,
input rready,
input [7:0] hw_level,
input irq_evt,
output block_enable,
output [7:0] gain,
output kick_pulse,
output irq_sticky
);
reg block_enable_r;
reg [7:0] gain_r;
reg irq_sticky_r;
...
syntax details[stderr] /data/eval/out/run_20260424_230145_632624_082334/tmp/gpt_5_4_mini/pashencev__07_csr_register_map_generation__task_72/sample_3/generated.v:65: error: wmask is not a valid l-value in axil_sensor_csr. /data/eval/out/run_20260424_230145_632624_082334/tmp/gpt_5_4_mini/pashencev__07_csr_register_map_generation__task_72/sample_3/generated.v:42: : wmask is declared here as wire. /data/eval/out/run_20260424_230145_632624_082334/tmp/gpt_5_4_mini/pashencev__07_csr_register_map_generation__task_72/sample_3/generated.v:66: error: wdata_masked is not a valid l-value in axil_sensor_csr. /data/eval/out/run_20260424_230145_632624_082334/tmp/gpt_5_4_mini/pashencev__07_csr_register_map_generation__task_72/sample_3/generated.v:43: : wdata_masked is declared here as wire. /data/eval/out/run_20260424_230145_632624_082334/tmp/gpt_5_4_mini/pashencev__07_csr_register_map_generation__task_72/sample_3/generated.v:64: warning: @* found no sensitivities so it will never trigger. 2 error(s) during elaboration. functional details[stderr] /data/eval/out/run_20260424_230145_632624_082334/tmp/gpt_5_4_mini/pashencev__07_csr_register_map_generation__task_72/sample_3/functional/generated.v:65: error: wmask is not a valid l-value in tb_task_72.dut. /data/eval/out/run_20260424_230145_632624_082334/tmp/gpt_5_4_mini/pashencev__07_csr_register_map_generation__task_72/sample_3/functional/generated.v:42: : wmask is declared here as wire. /data/eval/out/run_20260424_230145_632624_082334/tmp/gpt_5_4_mini/pashencev__07_csr_register_map_generation__task_72/sample_3/functional/generated.v:66: error: wdata_masked is not a valid l-value in tb_task_72.dut. /data/eval/out/run_20260424_230145_632624_082334/tmp/gpt_5_4_mini/pashencev__07_csr_register_map_generation__task_72/sample_3/functional/generated.v:43: : wdata_masked is declared here as wire. /data/eval/out/run_20260424_230145_632624_082334/tmp/gpt_5_4_mini/pashencev__07_csr_register_map_generation__task_72/sample_3/functional/generated.v:64: warning: @* found no sensitivities so it will never trigger. 2 error(s) during elaboration. synthesis details[error] None errors[][
{
"stage": "syntax",
"code": "syntax.iverilog_failed",
"message": "/data/eval/out/run_20260424_230145_632624_082334/tmp/gpt_5_4_mini/pashencev__07_csr_register_map_generation__task_72/sample_3/generated.v:65: error: wmask is not a valid l-value in axil_sensor_csr.\n/data/eval/out/run_20260424_230145_632624_082334/tmp/gpt_5_4_mini/pashencev__07_csr_register_map_generation__task_72/sample_3/generated.v:42: : wmask is declared here as wire.\n/data/eval/out/run_20260424_230145_632624_082334/tmp/gpt_5_4_mini/pashencev__07_csr_register_map_generation__task_72/sample_3/generated.v:66: error: wdata_masked is not a valid l-value in axil_sensor_csr.\n/data/eval/out/run_20260424_230145_632624_082334/tmp/gpt_5_4_mini/pashencev__07_csr_register_map_generation__task_72/sample_3/generated.v:43: : wdata_masked is declared here as wire.\n/data/eval/out/run_20260424_230145_632624_082334/tmp/gpt_5_4_mini/pashencev__07_csr_register_map_generation__task_72/sample_3/generated.v:64: warning: @* found no sensitivities so it will never trigger.\n2 error(s) during elaboration.\n",
"retryable": false,
"details": {}
},
{
"stage": "functional",
"code": "functional.testbench_failed",
"message": "/data/eval/out/run_20260424_230145_632624_082334/tmp/gpt_5_4_mini/pashencev__07_csr_register_map_generation__task_72/sample_3/functional/generated.v:65: error: wmask is not a valid l-value in tb_task_72.dut.\n/data/eval/out/run_20260424_230145_632624_082334/tmp/gpt_5_4_mini/pashencev__07_csr_register_map_generation__task_72/sample_3/functional/generated.v:42: : wmask is declared here as wire.\n/data/eval/out/run_20260424_230145_632624_082334/tmp/gpt_5_4_mini/pashencev__07_csr_register_map_generation__task_72/sample_3/functional/generated.v:66: error: wdata_masked is not a valid l-value in tb_task_72.dut.\n/data/eval/out/run_20260424_230145_632624_082334/tmp/gpt_5_4_mini/pashencev__07_csr_register_map_generation__task_72/sample_3/functional/generated.v:43: : wdata_masked is declared here as wire.\n/data/eval/out/run_20260424_230145_632624_082334/tmp/gpt_5_4_mini/pashencev__07_csr_register_map_generation__task_72/sample_3/functional/generated.v:64: warning: @* found no sensitivities so it will never trigger.\n2 error(s) during elaboration.\n",
"retryable": false,
"details": {}
}
]
outcome{
"llm_ok": true,
"extract_ok": true,
"syntax_ok": false,
"functional_ok": false,
"openlane_ok": false,
"syntax_required": true,
"functional_required": true,
"openlane_required": true,
"final_success": false,
"success": false
}
|
| sample_4 | run_20260424_172135_562392_bd9fc2 | ok | ok | failed | failed | failed | functional | Functional output contains failure marker: TEST_FAILED. ERROR: byte-lane write to CTRL bit 0 failed. |
Open detailssample_dir: E:\Work\MIEM\VKR\Analyse\data\model_dataset\models\gpt-5-4-mini\rag_on\benchmarks\ilyasov\tasks\ilyasov__07_csr_register_map_generation__task_72\samples\run_20260424_172135_562392_bd9fc2__sample_4
generated.v previewmodule axil_sensor_csr (
input clk,
input rst_n,
input [7:0] awaddr,
input awvalid,
output reg awready,
input [31:0] wdata,
input [3:0] wstrb,
input wvalid,
output reg wready,
output reg [1:0] bresp,
output reg bvalid,
input bready,
input [7:0] araddr,
input arvalid,
output reg arready,
output reg [31:0] rdata,
output reg [1:0] rresp,
output reg rvalid,
input rready,
input [7:0] hw_level,
input irq_evt,
output block_enable,
output [7:0] gain,
output kick_pulse,
output irq_sticky
);
reg block_enable_reg;
reg [7:0] gain_reg;
reg irq_sticky_reg;
reg kick_pulse_reg;
...
functional details[stdout] ERROR: byte-lane write to CTRL bit 0 failed. ERROR: AXI-Lite write channel was not ready in idle state. ERROR: AXI-Lite write response was not generated correctly. ERROR: byte-lane write to CTRL gain field failed. ERROR: AXI-Lite write channel was not ready in idle state. ERROR: AXI-Lite write response was not generated correctly. ERROR: W1C clear of irq_sticky failed. TEST_FAILED /workspace/banchmarks/07_csr_register_map_generation/task_72/tb.v:259: $finish called at 206000 (1ps) synthesis details[error] None errors[][
{
"stage": "functional",
"code": "functional.output_failed_marker",
"message": "Functional output contains failure marker: TEST_FAILED. ERROR: byte-lane write to CTRL bit 0 failed.",
"retryable": false,
"details": {
"marker": "TEST_FAILED"
}
},
{
"stage": "openlane",
"code": "openlane.invalidated_by_functional_failure",
"message": "OpenLane result invalidated because functional validation failed after output-marker correction",
"retryable": false,
"details": {}
}
]
outcome{
"llm_ok": true,
"extract_ok": true,
"syntax_ok": true,
"functional_ok": false,
"openlane_ok": false,
"syntax_required": true,
"functional_required": true,
"openlane_required": true,
"final_success": false,
"success": false
}
|
| sample_4 | run_20260424_230145_632624_082334 | ok | ok | failed | failed | failed | functional | Functional output contains failure marker: TEST_FAILED. ERROR: AXI-Lite write response was not generated correctly. |
Open detailssample_dir: E:\Work\MIEM\VKR\Analyse\data\model_dataset\models\gpt-5-4-mini\rag_on\benchmarks\ilyasov\tasks\ilyasov__07_csr_register_map_generation__task_72\samples\run_20260424_230145_632624_082334__sample_4
generated.v previewmodule axil_sensor_csr (
input wire clk,
input wire rst_n,
input wire [7:0] awaddr,
input wire awvalid,
output reg awready,
input wire [31:0] wdata,
input wire [3:0] wstrb,
input wire wvalid,
output reg wready,
output reg [1:0] bresp,
output reg bvalid,
input wire bready,
input wire [7:0] araddr,
input wire arvalid,
output reg arready,
output reg [31:0] rdata,
output reg [1:0] rresp,
output reg rvalid,
input wire rready,
input wire [7:0] hw_level,
input wire irq_evt,
output wire block_enable,
output wire [7:0] gain,
output reg kick_pulse,
output reg irq_sticky
);
reg block_enable_reg;
reg [7:0] gain_reg;
reg [7:0] wr_addr_reg;
...
functional details[stdout] ERROR: AXI-Lite write response was not generated correctly. ERROR: byte-lane write to CTRL gain field failed. ERROR: AXI-Lite read response was not generated correctly. ERROR: STATUS read without IRQ bit set returned wrong value. Got 00000000 ERROR: AXI-Lite read channel was not ready in idle state. ERROR: STATUS read with IRQ bit set returned wrong value. Got 00005c00 ERROR: AXI-Lite write response was not generated correctly. ERROR: W1C clear of irq_sticky failed. ERROR: AXI-Lite write channel was not ready for CMD write. ERROR: AXI-Lite CMD write response was not generated correctly. ERROR: kick_pulse did not assert on CMD write. ERROR: AXI-Lite read response was not generated correctly. ERROR: CMD register should read as zero. Got 00005c00 TEST_FAILED /workspace/banchmarks/pashencev/07_csr_register_map_generation/task_72/tb.v:259: $finish called at 206000 (1ps) synthesis details[error] None errors[][
{
"stage": "functional",
"code": "functional.output_failed_marker",
"message": "Functional output contains failure marker: TEST_FAILED. ERROR: AXI-Lite write response was not generated correctly.",
"retryable": false,
"details": {
"marker": "TEST_FAILED"
}
},
{
"stage": "openlane",
"code": "openlane.invalidated_by_functional_failure",
"message": "OpenLane result invalidated because functional validation failed after output-marker correction",
"retryable": false,
"details": {}
}
]
outcome{
"llm_ok": true,
"extract_ok": true,
"syntax_ok": true,
"functional_ok": false,
"openlane_ok": false,
"syntax_required": true,
"functional_required": true,
"openlane_required": true,
"final_success": false,
"success": false
}
|
| sample_5 | run_20260424_172135_562392_bd9fc2 | ok | ok | failed | failed | failed | functional | Functional output contains failure marker: TEST_FAILED. ERROR: AXI-Lite write response was not generated correctly. |
Open detailssample_dir: E:\Work\MIEM\VKR\Analyse\data\model_dataset\models\gpt-5-4-mini\rag_on\benchmarks\ilyasov\tasks\ilyasov__07_csr_register_map_generation__task_72\samples\run_20260424_172135_562392_bd9fc2__sample_5
generated.v previewmodule axil_sensor_csr (
input wire clk,
input wire rst_n,
input wire [7:0] awaddr,
input wire awvalid,
output wire awready,
input wire [31:0] wdata,
input wire [3:0] wstrb,
input wire wvalid,
output wire wready,
output wire [1:0] bresp,
output wire bvalid,
input wire bready,
input wire [7:0] araddr,
input wire arvalid,
output wire arready,
output reg [31:0] rdata,
output wire [1:0] rresp,
output reg rvalid,
input wire rready,
input wire [7:0] hw_level,
input wire irq_evt,
output wire block_enable,
output wire [7:0] gain,
output reg kick_pulse,
output wire irq_sticky
);
reg block_enable_r;
reg [7:0] gain_r;
reg irq_sticky_r;
...
functional details[stdout] ERROR: AXI-Lite write response was not generated correctly. ERROR: byte-lane write to CTRL gain field failed. ERROR: AXI-Lite read response was not generated correctly. ERROR: STATUS read without IRQ bit set returned wrong value. Got 00000000 ERROR: STATUS read with IRQ bit set returned wrong value. Got 00005c00 ERROR: AXI-Lite write channel was not ready in idle state. ERROR: W1C clear of irq_sticky failed. ERROR: AXI-Lite CMD write response was not generated correctly. ERROR: kick_pulse did not assert on CMD write. ERROR: CMD register should read as zero. Got 00005c01 TEST_FAILED /workspace/banchmarks/07_csr_register_map_generation/task_72/tb.v:259: $finish called at 206000 (1ps) synthesis details[error] None errors[][
{
"stage": "functional",
"code": "functional.output_failed_marker",
"message": "Functional output contains failure marker: TEST_FAILED. ERROR: AXI-Lite write response was not generated correctly.",
"retryable": false,
"details": {
"marker": "TEST_FAILED"
}
},
{
"stage": "openlane",
"code": "openlane.invalidated_by_functional_failure",
"message": "OpenLane result invalidated because functional validation failed after output-marker correction",
"retryable": false,
"details": {}
}
]
outcome{
"llm_ok": true,
"extract_ok": true,
"syntax_ok": true,
"functional_ok": false,
"openlane_ok": false,
"syntax_required": true,
"functional_required": true,
"openlane_required": true,
"final_success": false,
"success": false
}
|
| sample_5 | run_20260424_230145_632624_082334 | ok | ok | failed | failed | failed | functional | Functional output contains failure marker: TEST_FAILED. ERROR: AXI-Lite write response was not generated correctly. |
Open detailssample_dir: E:\Work\MIEM\VKR\Analyse\data\model_dataset\models\gpt-5-4-mini\rag_on\benchmarks\ilyasov\tasks\ilyasov__07_csr_register_map_generation__task_72\samples\run_20260424_230145_632624_082334__sample_5
generated.v previewmodule axil_sensor_csr (
input clk,
input rst_n,
input [7:0] awaddr,
input awvalid,
output reg awready,
input [31:0] wdata,
input [3:0] wstrb,
input wvalid,
output reg wready,
output reg [1:0] bresp,
output reg bvalid,
input bready,
input [7:0] araddr,
input arvalid,
output reg arready,
output reg [31:0] rdata,
output reg [1:0] rresp,
output reg rvalid,
input rready,
input [7:0] hw_level,
input irq_evt,
output block_enable,
output [7:0] gain,
output kick_pulse,
output irq_sticky
);
reg block_enable_reg;
reg [7:0] gain_reg;
reg irq_sticky_reg;
reg kick_pulse_reg;
...
functional details[stdout] ERROR: AXI-Lite write response was not generated correctly. ERROR: AXI-Lite read response was not generated correctly. ERROR: STATUS read without IRQ bit set returned wrong value. Got 00000000 ERROR: STATUS read with IRQ bit set returned wrong value. Got 00005c00 ERROR: AXI-Lite write response was not generated correctly. ERROR: AXI-Lite CMD write response was not generated correctly. ERROR: kick_pulse did not assert on CMD write. ERROR: AXI-Lite read response was not generated correctly. ERROR: CMD register should read as zero. Got 00005c00 TEST_FAILED /workspace/banchmarks/pashencev/07_csr_register_map_generation/task_72/tb.v:259: $finish called at 206000 (1ps) synthesis details[error] None errors[][
{
"stage": "functional",
"code": "functional.output_failed_marker",
"message": "Functional output contains failure marker: TEST_FAILED. ERROR: AXI-Lite write response was not generated correctly.",
"retryable": false,
"details": {
"marker": "TEST_FAILED"
}
},
{
"stage": "openlane",
"code": "openlane.invalidated_by_functional_failure",
"message": "OpenLane result invalidated because functional validation failed after output-marker correction",
"retryable": false,
"details": {}
}
]
outcome{
"llm_ok": true,
"extract_ok": true,
"syntax_ok": true,
"functional_ok": false,
"openlane_ok": false,
"syntax_required": true,
"functional_required": true,
"openlane_required": true,
"final_success": false,
"success": false
}
|
| sample_6 | run_20260424_172135_562392_bd9fc2 | ok | ok | failed | failed | failed | functional | Functional output contains failure marker: TEST_FAILED. ERROR: AXI-Lite write response was not generated correctly. |
Open detailssample_dir: E:\Work\MIEM\VKR\Analyse\data\model_dataset\models\gpt-5-4-mini\rag_on\benchmarks\ilyasov\tasks\ilyasov__07_csr_register_map_generation__task_72\samples\run_20260424_172135_562392_bd9fc2__sample_6
generated.v previewmodule axil_sensor_csr (
input wire clk,
input wire rst_n,
input wire [7:0] awaddr,
input wire awvalid,
output reg awready,
input wire [31:0] wdata,
input wire [3:0] wstrb,
input wire wvalid,
output reg wready,
output reg [1:0] bresp,
output reg bvalid,
input wire bready,
input wire [7:0] araddr,
input wire arvalid,
output reg arready,
output reg [31:0] rdata,
output reg [1:0] rresp,
output reg rvalid,
input wire rready,
input wire [7:0] hw_level,
input wire irq_evt,
output wire block_enable,
output wire [7:0] gain,
output reg kick_pulse,
output reg irq_sticky
);
reg block_enable_r;
reg [7:0] gain_r;
reg [7:0] awaddr_r;
...
functional details[stdout] ERROR: AXI-Lite write response was not generated correctly. ERROR: AXI-Lite write channel was not ready in idle state. ERROR: byte-lane write to CTRL gain field failed. ERROR: AXI-Lite read response was not generated correctly. ERROR: STATUS read without IRQ bit set returned wrong value. Got 00000000 ERROR: AXI-Lite read channel was not ready in idle state. ERROR: STATUS read with IRQ bit set returned wrong value. Got 00005c00 ERROR: AXI-Lite write response was not generated correctly. ERROR: AXI-Lite write channel was not ready in idle state. ERROR: W1C clear of irq_sticky failed. ERROR: AXI-Lite CMD write response was not generated correctly. ERROR: kick_pulse did not assert on CMD write. ERROR: AXI-Lite read response was not generated correctly. ERROR: CMD register should read as zero. Got 00005c00 TEST_FAILED /workspace/banchmarks/07_csr_register_map_generation/task_72/tb.v:259: $finish called at 206000 (1ps) synthesis details[error] None errors[][
{
"stage": "functional",
"code": "functional.output_failed_marker",
"message": "Functional output contains failure marker: TEST_FAILED. ERROR: AXI-Lite write response was not generated correctly.",
"retryable": false,
"details": {
"marker": "TEST_FAILED"
}
},
{
"stage": "openlane",
"code": "openlane.invalidated_by_functional_failure",
"message": "OpenLane result invalidated because functional validation failed after output-marker correction",
"retryable": false,
"details": {}
}
]
outcome{
"llm_ok": true,
"extract_ok": true,
"syntax_ok": true,
"functional_ok": false,
"openlane_ok": false,
"syntax_required": true,
"functional_required": true,
"openlane_required": true,
"final_success": false,
"success": false
}
|
| sample_6 | run_20260424_230145_632624_082334 | ok | ok | failed | failed | failed | functional | Functional output contains failure marker: TEST_FAILED. ERROR: AXI-Lite write channel was not ready in idle state. |
Open detailssample_dir: E:\Work\MIEM\VKR\Analyse\data\model_dataset\models\gpt-5-4-mini\rag_on\benchmarks\ilyasov\tasks\ilyasov__07_csr_register_map_generation__task_72\samples\run_20260424_230145_632624_082334__sample_6
generated.v previewmodule axil_sensor_csr (
input clk,
input rst_n,
input [7:0] awaddr,
input awvalid,
output reg awready,
input [31:0] wdata,
input [3:0] wstrb,
input wvalid,
output reg wready,
output reg [1:0] bresp,
output reg bvalid,
input bready,
input [7:0] araddr,
input arvalid,
output reg arready,
output reg [31:0] rdata,
output reg [1:0] rresp,
output reg rvalid,
input rready,
input [7:0] hw_level,
input irq_evt,
output block_enable,
output [7:0] gain,
output kick_pulse,
output irq_sticky
);
reg block_enable_reg;
reg [7:0] gain_reg;
reg irq_sticky_reg;
reg kick_pulse_reg;
...
functional details[stdout] ERROR: AXI-Lite write channel was not ready in idle state. ERROR: AXI-Lite write channel was not ready in idle state. ERROR: AXI-Lite write channel was not ready for CMD write. TEST_FAILED /workspace/banchmarks/pashencev/07_csr_register_map_generation/task_72/tb.v:259: $finish called at 206000 (1ps) synthesis details[error] None errors[][
{
"stage": "functional",
"code": "functional.output_failed_marker",
"message": "Functional output contains failure marker: TEST_FAILED. ERROR: AXI-Lite write channel was not ready in idle state.",
"retryable": false,
"details": {
"marker": "TEST_FAILED"
}
},
{
"stage": "openlane",
"code": "openlane.invalidated_by_functional_failure",
"message": "OpenLane result invalidated because functional validation failed after output-marker correction",
"retryable": false,
"details": {}
}
]
outcome{
"llm_ok": true,
"extract_ok": true,
"syntax_ok": true,
"functional_ok": false,
"openlane_ok": false,
"syntax_required": true,
"functional_required": true,
"openlane_required": true,
"final_success": false,
"success": false
}
|
| sample_7 | run_20260424_172135_562392_bd9fc2 | ok | ok | failed | failed | failed | functional | Functional output contains failure marker: TEST_FAILED. ERROR: AXI-Lite write response was not generated correctly. |
Open detailssample_dir: E:\Work\MIEM\VKR\Analyse\data\model_dataset\models\gpt-5-4-mini\rag_on\benchmarks\ilyasov\tasks\ilyasov__07_csr_register_map_generation__task_72\samples\run_20260424_172135_562392_bd9fc2__sample_7
generated.v previewmodule axil_sensor_csr (
input wire clk,
input wire rst_n,
input wire [7:0] awaddr,
input wire awvalid,
output reg awready,
input wire [31:0] wdata,
input wire [3:0] wstrb,
input wire wvalid,
output reg wready,
output reg [1:0] bresp,
output reg bvalid,
input wire bready,
input wire [7:0] araddr,
input wire arvalid,
output reg arready,
output reg [31:0] rdata,
output reg [1:0] rresp,
output reg rvalid,
input wire rready,
input wire [7:0] hw_level,
input wire irq_evt,
output wire block_enable,
output wire [7:0] gain,
output reg kick_pulse,
output wire irq_sticky
);
reg block_enable_reg;
reg [7:0] gain_reg;
reg irq_sticky_reg;
...
functional details[stdout] ERROR: AXI-Lite write response was not generated correctly. ERROR: byte-lane write to CTRL gain field failed. ERROR: AXI-Lite read response was not generated correctly. ERROR: STATUS read without IRQ bit set returned wrong value. Got 00000000 ERROR: AXI-Lite read channel was not ready in idle state. ERROR: STATUS read with IRQ bit set returned wrong value. Got 00005c00 ERROR: AXI-Lite write response was not generated correctly. ERROR: W1C clear of irq_sticky failed. ERROR: AXI-Lite write channel was not ready for CMD write. ERROR: AXI-Lite CMD write response was not generated correctly. ERROR: kick_pulse did not assert on CMD write. ERROR: AXI-Lite read response was not generated correctly. ERROR: CMD register should read as zero. Got 00005c00 TEST_FAILED /workspace/banchmarks/07_csr_register_map_generation/task_72/tb.v:259: $finish called at 206000 (1ps) synthesis details[error] None errors[][
{
"stage": "functional",
"code": "functional.output_failed_marker",
"message": "Functional output contains failure marker: TEST_FAILED. ERROR: AXI-Lite write response was not generated correctly.",
"retryable": false,
"details": {
"marker": "TEST_FAILED"
}
},
{
"stage": "openlane",
"code": "openlane.invalidated_by_functional_failure",
"message": "OpenLane result invalidated because functional validation failed after output-marker correction",
"retryable": false,
"details": {}
}
]
outcome{
"llm_ok": true,
"extract_ok": true,
"syntax_ok": true,
"functional_ok": false,
"openlane_ok": false,
"syntax_required": true,
"functional_required": true,
"openlane_required": true,
"final_success": false,
"success": false
}
|
| sample_7 | run_20260424_230145_632624_082334 | ok | ok | failed | failed | failed | functional | Functional output contains failure marker: TEST_FAILED. ERROR: AXI-Lite write channel was not ready in idle state. |
Open detailssample_dir: E:\Work\MIEM\VKR\Analyse\data\model_dataset\models\gpt-5-4-mini\rag_on\benchmarks\ilyasov\tasks\ilyasov__07_csr_register_map_generation__task_72\samples\run_20260424_230145_632624_082334__sample_7
generated.v previewmodule axil_sensor_csr (
input clk,
input rst_n,
input [7:0] awaddr,
input awvalid,
output reg awready,
input [31:0] wdata,
input [3:0] wstrb,
input wvalid,
output reg wready,
output reg [1:0] bresp,
output reg bvalid,
input bready,
input [7:0] araddr,
input arvalid,
output reg arready,
output reg [31:0] rdata,
output reg [1:0] rresp,
output reg rvalid,
input rready,
input [7:0] hw_level,
input irq_evt,
output block_enable,
output [7:0] gain,
output kick_pulse,
output irq_sticky
);
reg block_enable_reg;
reg [7:0] gain_reg;
reg irq_sticky_reg;
reg kick_pulse_reg;
...
functional details[stdout] ERROR: AXI-Lite write channel was not ready in idle state. ERROR: AXI-Lite write response was not generated correctly. ERROR: AXI-Lite write channel was not ready in idle state. ERROR: byte-lane write to CTRL gain field failed. ERROR: AXI-Lite read channel was not ready in idle state. ERROR: AXI-Lite read response was not generated correctly. ERROR: STATUS read without IRQ bit set returned wrong value. Got 00000000 ERROR: AXI-Lite read channel was not ready in idle state. ERROR: STATUS read with IRQ bit set returned wrong value. Got 00005c00 ERROR: AXI-Lite write channel was not ready in idle state. ERROR: AXI-Lite write response was not generated correctly. ERROR: AXI-Lite write channel was not ready in idle state. ERROR: W1C clear of irq_sticky failed. ERROR: AXI-Lite write channel was not ready for CMD write. ERROR: AXI-Lite CMD write response was not generated correctly. ERROR: kick_pulse did not assert on CMD write. ERROR: AXI-Lite read channel was not ready in idle state. ERROR: AXI-Lite read response was not generated correctly. ERROR: CMD register should read as zero. Got 00005c00 TEST_FAILED /workspace/banchmarks/pashencev/07_csr_register_map_generation/task_72/tb.v:259: $finish called at 206000 (1ps) synthesis details[error] None errors[][
{
"stage": "functional",
"code": "functional.output_failed_marker",
"message": "Functional output contains failure marker: TEST_FAILED. ERROR: AXI-Lite write channel was not ready in idle state.",
"retryable": false,
"details": {
"marker": "TEST_FAILED"
}
},
{
"stage": "openlane",
"code": "openlane.invalidated_by_functional_failure",
"message": "OpenLane result invalidated because functional validation failed after output-marker correction",
"retryable": false,
"details": {}
}
]
outcome{
"llm_ok": true,
"extract_ok": true,
"syntax_ok": true,
"functional_ok": false,
"openlane_ok": false,
"syntax_required": true,
"functional_required": true,
"openlane_required": true,
"final_success": false,
"success": false
}
|
| sample_8 | run_20260424_172135_562392_bd9fc2 | ok | ok | failed | failed | failed | functional | Functional output contains failure marker: TEST_FAILED. ERROR: AXI-Lite write response was not generated correctly. |
Open detailssample_dir: E:\Work\MIEM\VKR\Analyse\data\model_dataset\models\gpt-5-4-mini\rag_on\benchmarks\ilyasov\tasks\ilyasov__07_csr_register_map_generation__task_72\samples\run_20260424_172135_562392_bd9fc2__sample_8
generated.v previewmodule axil_sensor_csr (
input wire clk,
input wire rst_n,
input wire [7:0] awaddr,
input wire awvalid,
output reg awready,
input wire [31:0] wdata,
input wire [3:0] wstrb,
input wire wvalid,
output reg wready,
output reg [1:0] bresp,
output reg bvalid,
input wire bready,
input wire [7:0] araddr,
input wire arvalid,
output reg arready,
output reg [31:0] rdata,
output reg [1:0] rresp,
output reg rvalid,
input wire rready,
input wire [7:0] hw_level,
input wire irq_evt,
output wire block_enable,
output wire [7:0] gain,
output reg kick_pulse,
output wire irq_sticky
);
reg block_enable_reg;
reg [7:0] gain_reg;
reg irq_sticky_reg;
...
functional details[stdout] ERROR: AXI-Lite write response was not generated correctly. ERROR: byte-lane write to CTRL gain field failed. ERROR: AXI-Lite write response was not generated correctly. ERROR: W1C clear of irq_sticky failed. ERROR: AXI-Lite CMD write response was not generated correctly. ERROR: kick_pulse did not assert on CMD write. TEST_FAILED /workspace/banchmarks/07_csr_register_map_generation/task_72/tb.v:259: $finish called at 206000 (1ps) synthesis details[error] None errors[][
{
"stage": "functional",
"code": "functional.output_failed_marker",
"message": "Functional output contains failure marker: TEST_FAILED. ERROR: AXI-Lite write response was not generated correctly.",
"retryable": false,
"details": {
"marker": "TEST_FAILED"
}
},
{
"stage": "openlane",
"code": "openlane.invalidated_by_functional_failure",
"message": "OpenLane result invalidated because functional validation failed after output-marker correction",
"retryable": false,
"details": {}
}
]
outcome{
"llm_ok": true,
"extract_ok": true,
"syntax_ok": true,
"functional_ok": false,
"openlane_ok": false,
"syntax_required": true,
"functional_required": true,
"openlane_required": true,
"final_success": false,
"success": false
}
|
| sample_8 | run_20260424_230145_632624_082334 | ok | ok | failed | failed | failed | functional | Functional output contains failure marker: TEST_FAILED. ERROR: AXI-Lite write response was not generated correctly. |
Open detailssample_dir: E:\Work\MIEM\VKR\Analyse\data\model_dataset\models\gpt-5-4-mini\rag_on\benchmarks\ilyasov\tasks\ilyasov__07_csr_register_map_generation__task_72\samples\run_20260424_230145_632624_082334__sample_8
generated.v previewmodule axil_sensor_csr (
input clk,
input rst_n,
input [7:0] awaddr,
input awvalid,
output reg awready,
input [31:0] wdata,
input [3:0] wstrb,
input wvalid,
output reg wready,
output reg [1:0] bresp,
output reg bvalid,
input bready,
input [7:0] araddr,
input arvalid,
output reg arready,
output reg [31:0] rdata,
output reg [1:0] rresp,
output reg rvalid,
input rready,
input [7:0] hw_level,
input irq_evt,
output block_enable,
output [7:0] gain,
output kick_pulse,
output irq_sticky
);
reg block_enable_reg;
reg [7:0] gain_reg;
reg irq_sticky_reg;
reg kick_pulse_reg;
...
functional details[stdout] ERROR: AXI-Lite write response was not generated correctly. ERROR: AXI-Lite write channel was not ready in idle state. ERROR: byte-lane write to CTRL gain field failed. ERROR: AXI-Lite read response was not generated correctly. ERROR: STATUS read without IRQ bit set returned wrong value. Got 00000000 ERROR: AXI-Lite read channel was not ready in idle state. ERROR: STATUS read with IRQ bit set returned wrong value. Got 00005c00 ERROR: AXI-Lite write response was not generated correctly. ERROR: AXI-Lite write channel was not ready in idle state. ERROR: W1C clear of irq_sticky failed. ERROR: AXI-Lite write channel was not ready for CMD write. ERROR: AXI-Lite CMD write response was not generated correctly. ERROR: kick_pulse did not assert on CMD write. ERROR: AXI-Lite read response was not generated correctly. ERROR: CMD register should read as zero. Got 00005c00 TEST_FAILED /workspace/banchmarks/pashencev/07_csr_register_map_generation/task_72/tb.v:259: $finish called at 206000 (1ps) synthesis details[error] None errors[][
{
"stage": "functional",
"code": "functional.output_failed_marker",
"message": "Functional output contains failure marker: TEST_FAILED. ERROR: AXI-Lite write response was not generated correctly.",
"retryable": false,
"details": {
"marker": "TEST_FAILED"
}
},
{
"stage": "openlane",
"code": "openlane.invalidated_by_functional_failure",
"message": "OpenLane result invalidated because functional validation failed after output-marker correction",
"retryable": false,
"details": {}
}
]
outcome{
"llm_ok": true,
"extract_ok": true,
"syntax_ok": true,
"functional_ok": false,
"openlane_ok": false,
"syntax_required": true,
"functional_required": true,
"openlane_required": true,
"final_success": false,
"success": false
}
|
| sample_9 | run_20260424_172135_562392_bd9fc2 | ok | ok | ok | ok | ok | success | Full pipeline success |
Open detailssample_dir: E:\Work\MIEM\VKR\Analyse\data\model_dataset\models\gpt-5-4-mini\rag_on\benchmarks\ilyasov\tasks\ilyasov__07_csr_register_map_generation__task_72\samples\run_20260424_172135_562392_bd9fc2__sample_9
generated.v previewmodule axil_sensor_csr (
input clk,
input rst_n,
input [7:0] awaddr,
input awvalid,
output awready,
input [31:0] wdata,
input [3:0] wstrb,
input wvalid,
output wready,
output [1:0] bresp,
output bvalid,
input bready,
input [7:0] araddr,
input arvalid,
output arready,
output [31:0] rdata,
output [1:0] rresp,
output rvalid,
input rready,
input [7:0] hw_level,
input irq_evt,
output block_enable,
output [7:0] gain,
output kick_pulse,
output irq_sticky
);
reg block_enable_reg;
reg [7:0] gain_reg;
reg irq_sticky_reg;
...
functional details[stdout] TEST_PASSED /workspace/banchmarks/07_csr_register_map_generation/task_72/tb.v:259: $finish called at 206000 (1ps) synthesis details[error] None outcome{
"llm_ok": true,
"extract_ok": true,
"syntax_ok": true,
"functional_ok": true,
"openlane_ok": true,
"syntax_required": true,
"functional_required": true,
"openlane_required": true,
"final_success": true,
"success": true
}
|
| sample_9 | run_20260424_230145_632624_082334 | ok | ok | failed | failed | failed | functional | Functional output contains failure marker: TEST_FAILED. ERROR: AXI-Lite write response was not generated correctly. |
Open detailssample_dir: E:\Work\MIEM\VKR\Analyse\data\model_dataset\models\gpt-5-4-mini\rag_on\benchmarks\ilyasov\tasks\ilyasov__07_csr_register_map_generation__task_72\samples\run_20260424_230145_632624_082334__sample_9
generated.v previewmodule axil_sensor_csr (
input wire clk,
input wire rst_n,
input wire [7:0] awaddr,
input wire awvalid,
output reg awready,
input wire [31:0] wdata,
input wire [3:0] wstrb,
input wire wvalid,
output reg wready,
output reg [1:0] bresp,
output reg bvalid,
input wire bready,
input wire [7:0] araddr,
input wire arvalid,
output reg arready,
output reg [31:0] rdata,
output reg [1:0] rresp,
output reg rvalid,
input wire rready,
input wire [7:0] hw_level,
input wire irq_evt,
output wire block_enable,
output wire [7:0] gain,
output reg kick_pulse,
output wire irq_sticky
);
reg block_enable_reg;
reg [7:0] gain_reg;
reg irq_sticky_reg;
...
functional details[stdout] ERROR: AXI-Lite write response was not generated correctly. ERROR: byte-lane write to CTRL gain field failed. ERROR: AXI-Lite read response was not generated correctly. ERROR: STATUS read without IRQ bit set returned wrong value. Got 00000000 ERROR: AXI-Lite read channel was not ready in idle state. ERROR: STATUS read with IRQ bit set returned wrong value. Got 00005c00 ERROR: AXI-Lite write channel was not ready in idle state. ERROR: AXI-Lite write channel was not ready in idle state. ERROR: AXI-Lite write response was not generated correctly. ERROR: W1C clear of irq_sticky failed. ERROR: AXI-Lite CMD write response was not generated correctly. ERROR: kick_pulse did not assert on CMD write. ERROR: AXI-Lite read response was not generated correctly. ERROR: CMD register should read as zero. Got 00005c00 TEST_FAILED /workspace/banchmarks/pashencev/07_csr_register_map_generation/task_72/tb.v:259: $finish called at 206000 (1ps) synthesis details[error] None errors[][
{
"stage": "functional",
"code": "functional.output_failed_marker",
"message": "Functional output contains failure marker: TEST_FAILED. ERROR: AXI-Lite write response was not generated correctly.",
"retryable": false,
"details": {
"marker": "TEST_FAILED"
}
},
{
"stage": "openlane",
"code": "openlane.invalidated_by_functional_failure",
"message": "OpenLane result invalidated because functional validation failed after output-marker correction",
"retryable": false,
"details": {}
}
]
outcome{
"llm_ok": true,
"extract_ok": true,
"syntax_ok": true,
"functional_ok": false,
"openlane_ok": false,
"syntax_required": true,
"functional_required": true,
"openlane_required": true,
"final_success": false,
"success": false
}
|
| sample_10 | run_20260424_172135_562392_bd9fc2 | ok | ok | failed | failed | failed | functional | Functional output contains failure marker: TEST_FAILED. ERROR: byte-lane write to CTRL bit 0 failed. |
Open detailssample_dir: E:\Work\MIEM\VKR\Analyse\data\model_dataset\models\gpt-5-4-mini\rag_on\benchmarks\ilyasov\tasks\ilyasov__07_csr_register_map_generation__task_72\samples\run_20260424_172135_562392_bd9fc2__sample_10
generated.v previewmodule axil_sensor_csr (
input clk,
input rst_n,
input [7:0] awaddr,
input awvalid,
output reg awready,
input [31:0] wdata,
input [3:0] wstrb,
input wvalid,
output reg wready,
output reg [1:0] bresp,
output reg bvalid,
input bready,
input [7:0] araddr,
input arvalid,
output reg arready,
output reg [31:0] rdata,
output reg [1:0] rresp,
output reg rvalid,
input rready,
input [7:0] hw_level,
input irq_evt,
output block_enable,
output [7:0] gain,
output kick_pulse,
output irq_sticky
);
reg block_enable_reg;
reg [7:0] gain_reg;
reg irq_sticky_reg;
reg kick_pulse_reg;
...
functional details[stdout] ERROR: byte-lane write to CTRL bit 0 failed. ERROR: AXI-Lite write channel was not ready in idle state. ERROR: AXI-Lite write response was not generated correctly. ERROR: byte-lane write to CTRL gain field failed. ERROR: AXI-Lite write channel was not ready in idle state. ERROR: AXI-Lite write response was not generated correctly. ERROR: W1C clear of irq_sticky failed. TEST_FAILED /workspace/banchmarks/07_csr_register_map_generation/task_72/tb.v:259: $finish called at 206000 (1ps) synthesis details[error] None errors[][
{
"stage": "functional",
"code": "functional.output_failed_marker",
"message": "Functional output contains failure marker: TEST_FAILED. ERROR: byte-lane write to CTRL bit 0 failed.",
"retryable": false,
"details": {
"marker": "TEST_FAILED"
}
},
{
"stage": "openlane",
"code": "openlane.invalidated_by_functional_failure",
"message": "OpenLane result invalidated because functional validation failed after output-marker correction",
"retryable": false,
"details": {}
}
]
outcome{
"llm_ok": true,
"extract_ok": true,
"syntax_ok": true,
"functional_ok": false,
"openlane_ok": false,
"syntax_required": true,
"functional_required": true,
"openlane_required": true,
"final_success": false,
"success": false
}
|
| sample_10 | run_20260424_230145_632624_082334 | ok | ok | ok | ok | ok | success | Full pipeline success |
Open detailssample_dir: E:\Work\MIEM\VKR\Analyse\data\model_dataset\models\gpt-5-4-mini\rag_on\benchmarks\ilyasov\tasks\ilyasov__07_csr_register_map_generation__task_72\samples\run_20260424_230145_632624_082334__sample_10
generated.v previewmodule axil_sensor_csr (
input clk,
input rst_n,
input [7:0] awaddr,
input awvalid,
output awready,
input [31:0] wdata,
input [3:0] wstrb,
input wvalid,
output wready,
output [1:0] bresp,
output bvalid,
input bready,
input [7:0] araddr,
input arvalid,
output arready,
output [31:0] rdata,
output [1:0] rresp,
output rvalid,
input rready,
input [7:0] hw_level,
input irq_evt,
output block_enable,
output [7:0] gain,
output kick_pulse,
output irq_sticky
);
reg block_enable_r;
reg [7:0] gain_r;
reg irq_sticky_r;
...
functional details[stdout] TEST_PASSED /workspace/banchmarks/pashencev/07_csr_register_map_generation/task_72/tb.v:259: $finish called at 206000 (1ps) synthesis details[error] None outcome{
"llm_ok": true,
"extract_ok": true,
"syntax_ok": true,
"functional_ok": true,
"openlane_ok": true,
"syntax_required": true,
"functional_required": true,
"openlane_required": true,
"final_success": true,
"success": true
}
|