05_dft_testability / task_50 | scan_reg8
Здесь перечислены все реальные попытки этой модели на одной задаче. По каждой попытке можно увидеть, до какой стадии она дошла, где именно сломалась и какое сообщение об ошибке вернулось из syntax, functional или synthesis.
| sample | run | extract_ok | syntax_ok | functional_ok | openlane_ok | final_success | failure_stage | failure_reason | details |
|---|---|---|---|---|---|---|---|---|---|
| sample_1 | run_20260426_175047_007550_9b8266 | ok | ok | failed | failed | failed | functional | Functional output contains failure marker: TEST_FAILED. ERROR: wrong third shifted-out bit. Expected 1, got 0 |
Open detailssample_dir: E:\Work\MIEM\VKR\Analyse\data\model_dataset\models\qwen3-coder-30b\rag_off\benchmarks\ilyasov\tasks\ilyasov__05_dft_testability__task_50\samples\run_20260426_175047_007550_9b8266__sample_1
generated.v previewmodule scan_reg8 (
input clk,
input rst_n,
input scan_en,
input scan_in,
input load_en,
input [7:0] data_in,
output reg [7:0] data_out,
output reg scan_out
);
reg [7:0] shift_reg;
always @(posedge clk or negedge rst_n) begin
if (!rst_n) begin
data_out <= 8'b0;
shift_reg <= 8'b0;
scan_out <= 1'b0;
end else begin
if (scan_en) begin
scan_out <= data_out[7];
shift_reg <= {shift_reg[6:0], scan_in};
data_out <= shift_reg;
end else begin
scan_out <= 1'b0;
if (load_en)
data_out <= data_in;
end
end
end
endmodule
functional details[stdout] ERROR: wrong third shifted-out bit. Expected 1, got 0 ERROR: wrong sixth shifted-out bit. Expected 1, got 0 ERROR: wrong eighth shifted-out bit. Expected 1, got 0 ERROR: scan load failed. Expected 3C after shifting, got 1e TEST_FAILED /workspace/banchmarks/pashencev/05_dft_testability/task_50/tb.v:159: $finish called at 126000 (1ps) synthesis details[error] None errors[][
{
"stage": "functional",
"code": "functional.output_failed_marker",
"message": "Functional output contains failure marker: TEST_FAILED. ERROR: wrong third shifted-out bit. Expected 1, got 0",
"retryable": false,
"details": {
"marker": "TEST_FAILED"
}
},
{
"stage": "openlane",
"code": "openlane.invalidated_by_functional_failure",
"message": "OpenLane result invalidated because functional validation failed after output-marker correction",
"retryable": false,
"details": {}
}
]
outcome{
"llm_ok": true,
"extract_ok": true,
"syntax_ok": true,
"functional_ok": false,
"openlane_ok": false,
"syntax_required": true,
"functional_required": true,
"openlane_required": true,
"final_success": false,
"success": false
}
|
| sample_2 | run_20260426_175047_007550_9b8266 | ok | ok | ok | ok | ok | success | Full pipeline success |
Open detailssample_dir: E:\Work\MIEM\VKR\Analyse\data\model_dataset\models\qwen3-coder-30b\rag_off\benchmarks\ilyasov\tasks\ilyasov__05_dft_testability__task_50\samples\run_20260426_175047_007550_9b8266__sample_2
generated.v previewmodule scan_reg8(
input clk,
input rst_n,
input scan_en,
input scan_in,
input load_en,
input [7:0] data_in,
output [7:0] data_out,
output scan_out
);
reg [7:0] data_out_reg;
reg scan_out_reg;
always @(posedge clk or negedge rst_n) begin
if (!rst_n) begin
data_out_reg <= 8'b0;
scan_out_reg <= 1'b0;
end else if (scan_en) begin
scan_out_reg <= data_out_reg[7];
data_out_reg <= {data_out_reg[6:0], scan_in};
end else begin
scan_out_reg <= 1'b0;
if (load_en)
data_out_reg <= data_in;
end
end
assign data_out = data_out_reg;
assign scan_out = scan_out_reg;
endmodule
functional details[stdout] TEST_PASSED /workspace/banchmarks/pashencev/05_dft_testability/task_50/tb.v:159: $finish called at 126000 (1ps) synthesis details[error] None outcome{
"llm_ok": true,
"extract_ok": true,
"syntax_ok": true,
"functional_ok": true,
"openlane_ok": true,
"syntax_required": true,
"functional_required": true,
"openlane_required": true,
"final_success": true,
"success": true
}
|
| sample_3 | run_20260426_175047_007550_9b8266 | ok | ok | ok | ok | ok | success | Full pipeline success |
Open detailssample_dir: E:\Work\MIEM\VKR\Analyse\data\model_dataset\models\qwen3-coder-30b\rag_off\benchmarks\ilyasov\tasks\ilyasov__05_dft_testability__task_50\samples\run_20260426_175047_007550_9b8266__sample_3
generated.v previewmodule scan_reg8(
input clk,
input rst_n,
input scan_en,
input scan_in,
input load_en,
input [7:0] data_in,
output [7:0] data_out,
output scan_out
);
reg [7:0] data_out_reg;
reg scan_out_reg;
always @(posedge clk or negedge rst_n) begin
if (!rst_n) begin
data_out_reg <= 8'b0;
scan_out_reg <= 1'b0;
end else if (scan_en) begin
scan_out_reg <= data_out_reg[7];
data_out_reg <= {data_out_reg[6:0], scan_in};
end else begin
scan_out_reg <= 1'b0;
if (load_en)
data_out_reg <= data_in;
end
end
assign data_out = data_out_reg;
assign scan_out = scan_out_reg;
endmodule
functional details[stdout] TEST_PASSED /workspace/banchmarks/pashencev/05_dft_testability/task_50/tb.v:159: $finish called at 126000 (1ps) synthesis details[error] None outcome{
"llm_ok": true,
"extract_ok": true,
"syntax_ok": true,
"functional_ok": true,
"openlane_ok": true,
"syntax_required": true,
"functional_required": true,
"openlane_required": true,
"final_success": true,
"success": true
}
|
| sample_4 | run_20260426_175047_007550_9b8266 | ok | ok | ok | ok | ok | success | Full pipeline success |
Open detailssample_dir: E:\Work\MIEM\VKR\Analyse\data\model_dataset\models\qwen3-coder-30b\rag_off\benchmarks\ilyasov\tasks\ilyasov__05_dft_testability__task_50\samples\run_20260426_175047_007550_9b8266__sample_4
generated.v previewmodule scan_reg8(
input clk,
input rst_n,
input scan_en,
input scan_in,
input load_en,
input [7:0] data_in,
output [7:0] data_out,
output scan_out
);
reg [7:0] data_out_reg;
reg scan_out_reg;
always @(posedge clk or negedge rst_n) begin
if (!rst_n) begin
data_out_reg <= 8'b0;
scan_out_reg <= 1'b0;
end else if (scan_en) begin
scan_out_reg <= data_out_reg[7];
data_out_reg <= {data_out_reg[6:0], scan_in};
end else begin
scan_out_reg <= 1'b0;
if (load_en)
data_out_reg <= data_in;
end
end
assign data_out = data_out_reg;
assign scan_out = scan_out_reg;
endmodule
functional details[stdout] TEST_PASSED /workspace/banchmarks/pashencev/05_dft_testability/task_50/tb.v:159: $finish called at 126000 (1ps) synthesis details[error] None outcome{
"llm_ok": true,
"extract_ok": true,
"syntax_ok": true,
"functional_ok": true,
"openlane_ok": true,
"syntax_required": true,
"functional_required": true,
"openlane_required": true,
"final_success": true,
"success": true
}
|
| sample_5 | run_20260426_175047_007550_9b8266 | ok | ok | ok | ok | ok | success | Full pipeline success |
Open detailssample_dir: E:\Work\MIEM\VKR\Analyse\data\model_dataset\models\qwen3-coder-30b\rag_off\benchmarks\ilyasov\tasks\ilyasov__05_dft_testability__task_50\samples\run_20260426_175047_007550_9b8266__sample_5
generated.v previewmodule scan_reg8(
input clk,
input rst_n,
input scan_en,
input scan_in,
input load_en,
input [7:0] data_in,
output [7:0] data_out,
output scan_out
);
reg [7:0] data_out_reg;
reg scan_out_reg;
always @(posedge clk or negedge rst_n) begin
if (!rst_n) begin
data_out_reg <= 8'b0;
scan_out_reg <= 1'b0;
end else if (scan_en) begin
scan_out_reg <= data_out_reg[7];
data_out_reg <= {data_out_reg[6:0], scan_in};
end else begin
scan_out_reg <= 1'b0;
if (load_en)
data_out_reg <= data_in;
end
end
assign data_out = data_out_reg;
assign scan_out = scan_out_reg;
endmodule
functional details[stdout] TEST_PASSED /workspace/banchmarks/pashencev/05_dft_testability/task_50/tb.v:159: $finish called at 126000 (1ps) synthesis details[error] None outcome{
"llm_ok": true,
"extract_ok": true,
"syntax_ok": true,
"functional_ok": true,
"openlane_ok": true,
"syntax_required": true,
"functional_required": true,
"openlane_required": true,
"final_success": true,
"success": true
}
|
| sample_6 | run_20260426_175047_007550_9b8266 | ok | ok | ok | ok | ok | success | Full pipeline success |
Open detailssample_dir: E:\Work\MIEM\VKR\Analyse\data\model_dataset\models\qwen3-coder-30b\rag_off\benchmarks\ilyasov\tasks\ilyasov__05_dft_testability__task_50\samples\run_20260426_175047_007550_9b8266__sample_6
generated.v previewmodule scan_reg8(
input clk,
input rst_n,
input scan_en,
input scan_in,
input load_en,
input [7:0] data_in,
output [7:0] data_out,
output scan_out
);
reg [7:0] data_out_reg;
reg scan_out_reg;
always @(posedge clk or negedge rst_n) begin
if (!rst_n) begin
data_out_reg <= 8'b0;
scan_out_reg <= 1'b0;
end else if (scan_en) begin
scan_out_reg <= data_out_reg[7];
data_out_reg <= {data_out_reg[6:0], scan_in};
end else begin
scan_out_reg <= 1'b0;
if (load_en)
data_out_reg <= data_in;
end
end
assign data_out = data_out_reg;
assign scan_out = scan_out_reg;
endmodule
functional details[stdout] TEST_PASSED /workspace/banchmarks/pashencev/05_dft_testability/task_50/tb.v:159: $finish called at 126000 (1ps) synthesis details[error] None outcome{
"llm_ok": true,
"extract_ok": true,
"syntax_ok": true,
"functional_ok": true,
"openlane_ok": true,
"syntax_required": true,
"functional_required": true,
"openlane_required": true,
"final_success": true,
"success": true
}
|
| sample_7 | run_20260426_175047_007550_9b8266 | ok | ok | ok | ok | ok | success | Full pipeline success |
Open detailssample_dir: E:\Work\MIEM\VKR\Analyse\data\model_dataset\models\qwen3-coder-30b\rag_off\benchmarks\ilyasov\tasks\ilyasov__05_dft_testability__task_50\samples\run_20260426_175047_007550_9b8266__sample_7
generated.v previewmodule scan_reg8(
input clk,
input rst_n,
input scan_en,
input scan_in,
input load_en,
input [7:0] data_in,
output [7:0] data_out,
output scan_out
);
reg [7:0] data_out_reg;
reg scan_out_reg;
always @(posedge clk or negedge rst_n) begin
if (!rst_n) begin
data_out_reg <= 8'b0;
scan_out_reg <= 1'b0;
end else if (scan_en) begin
scan_out_reg <= data_out_reg[7];
data_out_reg <= {data_out_reg[6:0], scan_in};
end else begin
scan_out_reg <= 1'b0;
if (load_en)
data_out_reg <= data_in;
end
end
assign data_out = data_out_reg;
assign scan_out = scan_out_reg;
endmodule
functional details[stdout] TEST_PASSED /workspace/banchmarks/pashencev/05_dft_testability/task_50/tb.v:159: $finish called at 126000 (1ps) synthesis details[error] None outcome{
"llm_ok": true,
"extract_ok": true,
"syntax_ok": true,
"functional_ok": true,
"openlane_ok": true,
"syntax_required": true,
"functional_required": true,
"openlane_required": true,
"final_success": true,
"success": true
}
|
| sample_8 | run_20260426_175047_007550_9b8266 | ok | ok | ok | ok | ok | success | Full pipeline success |
Open detailssample_dir: E:\Work\MIEM\VKR\Analyse\data\model_dataset\models\qwen3-coder-30b\rag_off\benchmarks\ilyasov\tasks\ilyasov__05_dft_testability__task_50\samples\run_20260426_175047_007550_9b8266__sample_8
generated.v previewmodule scan_reg8(
input clk,
input rst_n,
input scan_en,
input scan_in,
input load_en,
input [7:0] data_in,
output [7:0] data_out,
output scan_out
);
reg [7:0] data_out_reg;
reg scan_out_reg;
always @(posedge clk or negedge rst_n) begin
if (!rst_n) begin
data_out_reg <= 8'b0;
scan_out_reg <= 1'b0;
end else if (scan_en) begin
scan_out_reg <= data_out_reg[7];
data_out_reg <= {data_out_reg[6:0], scan_in};
end else begin
scan_out_reg <= 1'b0;
if (load_en)
data_out_reg <= data_in;
end
end
assign data_out = data_out_reg;
assign scan_out = scan_out_reg;
endmodule
functional details[stdout] TEST_PASSED /workspace/banchmarks/pashencev/05_dft_testability/task_50/tb.v:159: $finish called at 126000 (1ps) synthesis details[error] None outcome{
"llm_ok": true,
"extract_ok": true,
"syntax_ok": true,
"functional_ok": true,
"openlane_ok": true,
"syntax_required": true,
"functional_required": true,
"openlane_required": true,
"final_success": true,
"success": true
}
|
| sample_9 | run_20260426_175047_007550_9b8266 | ok | ok | ok | ok | ok | success | Full pipeline success |
Open detailssample_dir: E:\Work\MIEM\VKR\Analyse\data\model_dataset\models\qwen3-coder-30b\rag_off\benchmarks\ilyasov\tasks\ilyasov__05_dft_testability__task_50\samples\run_20260426_175047_007550_9b8266__sample_9
generated.v previewmodule scan_reg8(
input clk,
input rst_n,
input scan_en,
input scan_in,
input load_en,
input [7:0] data_in,
output [7:0] data_out,
output scan_out
);
reg [7:0] data_out_reg;
reg scan_out_reg;
always @(posedge clk or negedge rst_n) begin
if (!rst_n) begin
data_out_reg <= 8'b0;
scan_out_reg <= 1'b0;
end else if (scan_en) begin
scan_out_reg <= data_out_reg[7];
data_out_reg <= {data_out_reg[6:0], scan_in};
end else begin
scan_out_reg <= 1'b0;
if (load_en)
data_out_reg <= data_in;
end
end
assign data_out = data_out_reg;
assign scan_out = scan_out_reg;
endmodule
functional details[stdout] TEST_PASSED /workspace/banchmarks/pashencev/05_dft_testability/task_50/tb.v:159: $finish called at 126000 (1ps) synthesis details[error] None outcome{
"llm_ok": true,
"extract_ok": true,
"syntax_ok": true,
"functional_ok": true,
"openlane_ok": true,
"syntax_required": true,
"functional_required": true,
"openlane_required": true,
"final_success": true,
"success": true
}
|
| sample_10 | run_20260426_175047_007550_9b8266 | ok | ok | ok | ok | ok | success | Full pipeline success |
Open detailssample_dir: E:\Work\MIEM\VKR\Analyse\data\model_dataset\models\qwen3-coder-30b\rag_off\benchmarks\ilyasov\tasks\ilyasov__05_dft_testability__task_50\samples\run_20260426_175047_007550_9b8266__sample_10
generated.v previewmodule scan_reg8(
input clk,
input rst_n,
input scan_en,
input scan_in,
input load_en,
input [7:0] data_in,
output [7:0] data_out,
output scan_out
);
reg [7:0] data_out_reg;
reg scan_out_reg;
always @(posedge clk or negedge rst_n) begin
if (!rst_n) begin
data_out_reg <= 8'b0;
scan_out_reg <= 1'b0;
end else if (scan_en) begin
scan_out_reg <= data_out_reg[7];
data_out_reg <= {data_out_reg[6:0], scan_in};
end else begin
scan_out_reg <= 1'b0;
if (load_en)
data_out_reg <= data_in;
end
end
assign data_out = data_out_reg;
assign scan_out = scan_out_reg;
endmodule
functional details[stdout] TEST_PASSED /workspace/banchmarks/pashencev/05_dft_testability/task_50/tb.v:159: $finish called at 126000 (1ps) synthesis details[error] None outcome{
"llm_ok": true,
"extract_ok": true,
"syntax_ok": true,
"functional_ok": true,
"openlane_ok": true,
"syntax_required": true,
"functional_required": true,
"openlane_required": true,
"final_success": true,
"success": true
}
|