Назад к моделям Назад к профилю модели

qwen3-coder:30b | RAG off

13_rtllm_control / task_05 | verified_fsm

benchmarkrtllm
task_idrtllm/13_rtllm_control/task_05
samples_total10
final_success_samples0
final_success_rate_samples0.0%
functional_pass_rate_samples0.0%
synth_pass_rate_samples0.0%
source_runsrun_20260426_175047_007550_9b8266

Что показывает эта страница

Здесь перечислены все реальные попытки этой модели на одной задаче. По каждой попытке можно увидеть, до какой стадии она дошла, где именно сломалась и какое сообщение об ошибке вернулось из syntax, functional или synthesis.

Samples

sample run extract_ok syntax_ok functional_ok openlane_ok final_success failure_stage failure_reason details
sample_1 run_20260426_175047_007550_9b8266 ok ok failed skipped failed functional /workspace/banchmarks/rtllm/13_rtllm_control/task_05/tb.v:9: error: Unknown module type: fsm
Open details
sample_dir: E:\Work\MIEM\VKR\Analyse\data\model_dataset\models\qwen3-coder-30b\rag_off\benchmarks\rtllm\tasks\rtllm__13_rtllm_control__task_05\samples\run_20260426_175047_007550_9b8266__sample_1
generated.v preview
module verified_fsm (
    input IN,
    input CLK,
    input RST,
    output MATCH
);

    reg [4:0] state;
    reg match_reg;
    
    // State definitions
    parameter S0 = 5'b00000;
    parameter S1 = 5'b00001;
    parameter S2 = 5'b00010;
    parameter S3 = 5'b00100;
    parameter S4 = 5'b01000;
    parameter S5 = 5'b10000;
    
    always @(posedge CLK or posedge RST) begin
        if (RST) begin
            state <= S0;
            match_reg <= 1'b0;
        end else begin
            case (state)
                S0: begin
                    if (IN) state <= S1;
                    else state <= S0;
                end
                S1: begin
                    if (IN) state <= S1;
                    else state <= S2;
                end
...
functional details
[stderr]
/workspace/banchmarks/rtllm/13_rtllm_control/task_05/tb.v:9: error: Unknown module type: fsm
3 error(s) during elaboration.
*** These modules were missing:
        fsm referenced 1 times.
***
synthesis details
[error]
None
errors[]
[
  {
    "stage": "functional",
    "code": "functional.testbench_failed",
    "message": "/workspace/banchmarks/rtllm/13_rtllm_control/task_05/tb.v:9: error: Unknown module type: fsm\n3 error(s) during elaboration.\n*** These modules were missing:\n        fsm referenced 1 times.\n***\n",
    "retryable": false,
    "details": {}
  }
]
outcome
{
  "llm_ok": true,
  "extract_ok": true,
  "syntax_ok": true,
  "functional_ok": false,
  "openlane_ok": false,
  "syntax_required": true,
  "functional_required": true,
  "openlane_required": true,
  "final_success": false,
  "success": false
}
sample_2 run_20260426_175047_007550_9b8266 ok ok failed skipped failed functional /workspace/banchmarks/rtllm/13_rtllm_control/task_05/tb.v:9: error: Unknown module type: fsm
Open details
sample_dir: E:\Work\MIEM\VKR\Analyse\data\model_dataset\models\qwen3-coder-30b\rag_off\benchmarks\rtllm\tasks\rtllm__13_rtllm_control__task_05\samples\run_20260426_175047_007550_9b8266__sample_2
generated.v preview
module verified_fsm (
    input IN,
    input CLK,
    input RST,
    output MATCH
);

    reg [4:0] state;
    reg match_reg;

    parameter S0 = 5'b00000;
    parameter S1 = 5'b00001;
    parameter S2 = 5'b00010;
    parameter S3 = 5'b00100;
    parameter S4 = 5'b01000;
    parameter S5 = 5'b10000;

    always @(posedge CLK or posedge RST) begin
        if (RST) begin
            state <= S0;
            match_reg <= 1'b0;
        end else begin
            case (state)
                S0: begin
                    if (IN) state <= S1;
                    else state <= S0;
                end
                S1: begin
                    if (IN) state <= S1;
                    else state <= S2;
                end
                S2: begin
...
functional details
[stderr]
/workspace/banchmarks/rtllm/13_rtllm_control/task_05/tb.v:9: error: Unknown module type: fsm
3 error(s) during elaboration.
*** These modules were missing:
        fsm referenced 1 times.
***
synthesis details
[error]
None
errors[]
[
  {
    "stage": "functional",
    "code": "functional.testbench_failed",
    "message": "/workspace/banchmarks/rtllm/13_rtllm_control/task_05/tb.v:9: error: Unknown module type: fsm\n3 error(s) during elaboration.\n*** These modules were missing:\n        fsm referenced 1 times.\n***\n",
    "retryable": false,
    "details": {}
  }
]
outcome
{
  "llm_ok": true,
  "extract_ok": true,
  "syntax_ok": true,
  "functional_ok": false,
  "openlane_ok": false,
  "syntax_required": true,
  "functional_required": true,
  "openlane_required": true,
  "final_success": false,
  "success": false
}
sample_3 run_20260426_175047_007550_9b8266 ok ok failed skipped failed functional /workspace/banchmarks/rtllm/13_rtllm_control/task_05/tb.v:9: error: Unknown module type: fsm
Open details
sample_dir: E:\Work\MIEM\VKR\Analyse\data\model_dataset\models\qwen3-coder-30b\rag_off\benchmarks\rtllm\tasks\rtllm__13_rtllm_control__task_05\samples\run_20260426_175047_007550_9b8266__sample_3
generated.v preview
module verified_fsm (
    input IN,
    input CLK,
    input RST,
    output MATCH
);

    reg [4:0] state;
    reg match_reg;

    parameter S0 = 5'b00000;
    parameter S1 = 5'b00001;
    parameter S2 = 5'b00010;
    parameter S3 = 5'b00100;
    parameter S4 = 5'b01000;
    parameter S5 = 5'b10000;

    always @(posedge CLK or posedge RST) begin
        if (RST) begin
            state <= S0;
            match_reg <= 1'b0;
        end else begin
            case (state)
                S0: begin
                    if (IN) state <= S1;
                    else state <= S0;
                end
                S1: begin
                    if (IN) state <= S1;
                    else state <= S2;
                end
                S2: begin
...
functional details
[stderr]
/workspace/banchmarks/rtllm/13_rtllm_control/task_05/tb.v:9: error: Unknown module type: fsm
3 error(s) during elaboration.
*** These modules were missing:
        fsm referenced 1 times.
***
synthesis details
[error]
None
errors[]
[
  {
    "stage": "functional",
    "code": "functional.testbench_failed",
    "message": "/workspace/banchmarks/rtllm/13_rtllm_control/task_05/tb.v:9: error: Unknown module type: fsm\n3 error(s) during elaboration.\n*** These modules were missing:\n        fsm referenced 1 times.\n***\n",
    "retryable": false,
    "details": {}
  }
]
outcome
{
  "llm_ok": true,
  "extract_ok": true,
  "syntax_ok": true,
  "functional_ok": false,
  "openlane_ok": false,
  "syntax_required": true,
  "functional_required": true,
  "openlane_required": true,
  "final_success": false,
  "success": false
}
sample_4 run_20260426_175047_007550_9b8266 ok ok failed skipped failed functional /workspace/banchmarks/rtllm/13_rtllm_control/task_05/tb.v:9: error: Unknown module type: fsm
Open details
sample_dir: E:\Work\MIEM\VKR\Analyse\data\model_dataset\models\qwen3-coder-30b\rag_off\benchmarks\rtllm\tasks\rtllm__13_rtllm_control__task_05\samples\run_20260426_175047_007550_9b8266__sample_4
generated.v preview
module verified_fsm (
    input IN,
    input CLK,
    input RST,
    output MATCH
);

    reg [4:0] state;
    reg match_reg;

    parameter S0 = 5'b00000;
    parameter S1 = 5'b00001;
    parameter S2 = 5'b00010;
    parameter S3 = 5'b00100;
    parameter S4 = 5'b01000;
    parameter S5 = 5'b10000;

    always @(posedge CLK or posedge RST) begin
        if (RST) begin
            state <= S0;
            match_reg <= 1'b0;
        end else begin
            case (state)
                S0: begin
                    if (IN) state <= S1;
                    else state <= S0;
                end
                S1: begin
                    if (IN) state <= S1;
                    else state <= S2;
                end
                S2: begin
...
functional details
[stderr]
/workspace/banchmarks/rtllm/13_rtllm_control/task_05/tb.v:9: error: Unknown module type: fsm
3 error(s) during elaboration.
*** These modules were missing:
        fsm referenced 1 times.
***
synthesis details
[error]
None
errors[]
[
  {
    "stage": "functional",
    "code": "functional.testbench_failed",
    "message": "/workspace/banchmarks/rtllm/13_rtllm_control/task_05/tb.v:9: error: Unknown module type: fsm\n3 error(s) during elaboration.\n*** These modules were missing:\n        fsm referenced 1 times.\n***\n",
    "retryable": false,
    "details": {}
  }
]
outcome
{
  "llm_ok": true,
  "extract_ok": true,
  "syntax_ok": true,
  "functional_ok": false,
  "openlane_ok": false,
  "syntax_required": true,
  "functional_required": true,
  "openlane_required": true,
  "final_success": false,
  "success": false
}
sample_5 run_20260426_175047_007550_9b8266 ok ok failed skipped failed functional /workspace/banchmarks/rtllm/13_rtllm_control/task_05/tb.v:9: error: Unknown module type: fsm
Open details
sample_dir: E:\Work\MIEM\VKR\Analyse\data\model_dataset\models\qwen3-coder-30b\rag_off\benchmarks\rtllm\tasks\rtllm__13_rtllm_control__task_05\samples\run_20260426_175047_007550_9b8266__sample_5
generated.v preview
module verified_fsm (
    input IN,
    input CLK,
    input RST,
    output MATCH
);

    reg [4:0] state;
    reg match_reg;

    parameter S0 = 5'b00000;
    parameter S1 = 5'b00001;
    parameter S2 = 5'b00010;
    parameter S3 = 5'b00100;
    parameter S4 = 5'b01000;
    parameter S5 = 5'b10000;

    always @(posedge CLK or posedge RST) begin
        if (RST) begin
            state <= S0;
            match_reg <= 1'b0;
        end else begin
            case (state)
                S0: begin
                    if (IN) state <= S1;
                    else state <= S0;
                end
                S1: begin
                    if (IN) state <= S1;
                    else state <= S2;
                end
                S2: begin
...
functional details
[stderr]
/workspace/banchmarks/rtllm/13_rtllm_control/task_05/tb.v:9: error: Unknown module type: fsm
3 error(s) during elaboration.
*** These modules were missing:
        fsm referenced 1 times.
***
synthesis details
[error]
None
errors[]
[
  {
    "stage": "functional",
    "code": "functional.testbench_failed",
    "message": "/workspace/banchmarks/rtllm/13_rtllm_control/task_05/tb.v:9: error: Unknown module type: fsm\n3 error(s) during elaboration.\n*** These modules were missing:\n        fsm referenced 1 times.\n***\n",
    "retryable": false,
    "details": {}
  }
]
outcome
{
  "llm_ok": true,
  "extract_ok": true,
  "syntax_ok": true,
  "functional_ok": false,
  "openlane_ok": false,
  "syntax_required": true,
  "functional_required": true,
  "openlane_required": true,
  "final_success": false,
  "success": false
}
sample_6 run_20260426_175047_007550_9b8266 ok ok failed skipped failed functional /workspace/banchmarks/rtllm/13_rtllm_control/task_05/tb.v:9: error: Unknown module type: fsm
Open details
sample_dir: E:\Work\MIEM\VKR\Analyse\data\model_dataset\models\qwen3-coder-30b\rag_off\benchmarks\rtllm\tasks\rtllm__13_rtllm_control__task_05\samples\run_20260426_175047_007550_9b8266__sample_6
generated.v preview
module verified_fsm (
    input IN,
    input CLK,
    input RST,
    output MATCH
);

    reg [4:0] state;
    reg match_reg;

    parameter S0 = 5'b00000;
    parameter S1 = 5'b00001;
    parameter S2 = 5'b00010;
    parameter S3 = 5'b00100;
    parameter S4 = 5'b01000;
    parameter S5 = 5'b10000;

    always @(posedge CLK or posedge RST) begin
        if (RST) begin
            state <= S0;
            match_reg <= 1'b0;
        end else begin
            case (state)
                S0: begin
                    if (IN) state <= S1;
                    else state <= S0;
                end
                S1: begin
                    if (IN) state <= S1;
                    else state <= S2;
                end
                S2: begin
...
functional details
[stderr]
/workspace/banchmarks/rtllm/13_rtllm_control/task_05/tb.v:9: error: Unknown module type: fsm
3 error(s) during elaboration.
*** These modules were missing:
        fsm referenced 1 times.
***
synthesis details
[error]
None
errors[]
[
  {
    "stage": "functional",
    "code": "functional.testbench_failed",
    "message": "/workspace/banchmarks/rtllm/13_rtllm_control/task_05/tb.v:9: error: Unknown module type: fsm\n3 error(s) during elaboration.\n*** These modules were missing:\n        fsm referenced 1 times.\n***\n",
    "retryable": false,
    "details": {}
  }
]
outcome
{
  "llm_ok": true,
  "extract_ok": true,
  "syntax_ok": true,
  "functional_ok": false,
  "openlane_ok": false,
  "syntax_required": true,
  "functional_required": true,
  "openlane_required": true,
  "final_success": false,
  "success": false
}
sample_7 run_20260426_175047_007550_9b8266 ok ok failed skipped failed functional /workspace/banchmarks/rtllm/13_rtllm_control/task_05/tb.v:9: error: Unknown module type: fsm
Open details
sample_dir: E:\Work\MIEM\VKR\Analyse\data\model_dataset\models\qwen3-coder-30b\rag_off\benchmarks\rtllm\tasks\rtllm__13_rtllm_control__task_05\samples\run_20260426_175047_007550_9b8266__sample_7
generated.v preview
module verified_fsm (
    input IN,
    input CLK,
    input RST,
    output MATCH
);

    reg [4:0] state;
    reg match_reg;

    parameter S0 = 5'b00000;
    parameter S1 = 5'b00001;
    parameter S2 = 5'b00010;
    parameter S3 = 5'b00100;
    parameter S4 = 5'b01000;
    parameter S5 = 5'b10000;

    always @(posedge CLK or posedge RST) begin
        if (RST) begin
            state <= S0;
            match_reg <= 1'b0;
        end else begin
            case (state)
                S0: begin
                    if (IN) state <= S1;
                    else state <= S0;
                end
                S1: begin
                    if (IN) state <= S1;
                    else state <= S2;
                end
                S2: begin
...
functional details
[stderr]
/workspace/banchmarks/rtllm/13_rtllm_control/task_05/tb.v:9: error: Unknown module type: fsm
3 error(s) during elaboration.
*** These modules were missing:
        fsm referenced 1 times.
***
synthesis details
[error]
None
errors[]
[
  {
    "stage": "functional",
    "code": "functional.testbench_failed",
    "message": "/workspace/banchmarks/rtllm/13_rtllm_control/task_05/tb.v:9: error: Unknown module type: fsm\n3 error(s) during elaboration.\n*** These modules were missing:\n        fsm referenced 1 times.\n***\n",
    "retryable": false,
    "details": {}
  }
]
outcome
{
  "llm_ok": true,
  "extract_ok": true,
  "syntax_ok": true,
  "functional_ok": false,
  "openlane_ok": false,
  "syntax_required": true,
  "functional_required": true,
  "openlane_required": true,
  "final_success": false,
  "success": false
}
sample_8 run_20260426_175047_007550_9b8266 ok ok failed skipped failed functional /workspace/banchmarks/rtllm/13_rtllm_control/task_05/tb.v:9: error: Unknown module type: fsm
Open details
sample_dir: E:\Work\MIEM\VKR\Analyse\data\model_dataset\models\qwen3-coder-30b\rag_off\benchmarks\rtllm\tasks\rtllm__13_rtllm_control__task_05\samples\run_20260426_175047_007550_9b8266__sample_8
generated.v preview
module verified_fsm (
    input IN,
    input CLK,
    input RST,
    output MATCH
);

    reg [4:0] state;
    reg match_reg;

    parameter S0 = 5'b00000;
    parameter S1 = 5'b00001;
    parameter S2 = 5'b00010;
    parameter S3 = 5'b00100;
    parameter S4 = 5'b01000;
    parameter S5 = 5'b10000;

    always @(posedge CLK or posedge RST) begin
        if (RST) begin
            state <= S0;
            match_reg <= 1'b0;
        end else begin
            case (state)
                S0: begin
                    if (IN) state <= S1;
                    else state <= S0;
                end
                S1: begin
                    if (IN) state <= S1;
                    else state <= S2;
                end
                S2: begin
...
functional details
[stderr]
/workspace/banchmarks/rtllm/13_rtllm_control/task_05/tb.v:9: error: Unknown module type: fsm
3 error(s) during elaboration.
*** These modules were missing:
        fsm referenced 1 times.
***
synthesis details
[error]
None
errors[]
[
  {
    "stage": "functional",
    "code": "functional.testbench_failed",
    "message": "/workspace/banchmarks/rtllm/13_rtllm_control/task_05/tb.v:9: error: Unknown module type: fsm\n3 error(s) during elaboration.\n*** These modules were missing:\n        fsm referenced 1 times.\n***\n",
    "retryable": false,
    "details": {}
  }
]
outcome
{
  "llm_ok": true,
  "extract_ok": true,
  "syntax_ok": true,
  "functional_ok": false,
  "openlane_ok": false,
  "syntax_required": true,
  "functional_required": true,
  "openlane_required": true,
  "final_success": false,
  "success": false
}
sample_9 run_20260426_175047_007550_9b8266 ok ok failed skipped failed functional /workspace/banchmarks/rtllm/13_rtllm_control/task_05/tb.v:9: error: Unknown module type: fsm
Open details
sample_dir: E:\Work\MIEM\VKR\Analyse\data\model_dataset\models\qwen3-coder-30b\rag_off\benchmarks\rtllm\tasks\rtllm__13_rtllm_control__task_05\samples\run_20260426_175047_007550_9b8266__sample_9
generated.v preview
module verified_fsm (
    input IN,
    input CLK,
    input RST,
    output MATCH
);

    reg [4:0] state;
    reg match_reg;

    parameter S0 = 5'b00000;
    parameter S1 = 5'b00001;
    parameter S2 = 5'b00010;
    parameter S3 = 5'b00100;
    parameter S4 = 5'b01000;
    parameter S5 = 5'b10000;

    always @(posedge CLK or posedge RST) begin
        if (RST) begin
            state <= S0;
            match_reg <= 1'b0;
        end else begin
            case (state)
                S0: begin
                    if (IN) state <= S1;
                    else state <= S0;
                end
                S1: begin
                    if (IN) state <= S1;
                    else state <= S2;
                end
                S2: begin
...
functional details
[stderr]
/workspace/banchmarks/rtllm/13_rtllm_control/task_05/tb.v:9: error: Unknown module type: fsm
3 error(s) during elaboration.
*** These modules were missing:
        fsm referenced 1 times.
***
synthesis details
[error]
None
errors[]
[
  {
    "stage": "functional",
    "code": "functional.testbench_failed",
    "message": "/workspace/banchmarks/rtllm/13_rtllm_control/task_05/tb.v:9: error: Unknown module type: fsm\n3 error(s) during elaboration.\n*** These modules were missing:\n        fsm referenced 1 times.\n***\n",
    "retryable": false,
    "details": {}
  }
]
outcome
{
  "llm_ok": true,
  "extract_ok": true,
  "syntax_ok": true,
  "functional_ok": false,
  "openlane_ok": false,
  "syntax_required": true,
  "functional_required": true,
  "openlane_required": true,
  "final_success": false,
  "success": false
}
sample_10 run_20260426_175047_007550_9b8266 ok ok failed skipped failed functional /workspace/banchmarks/rtllm/13_rtllm_control/task_05/tb.v:9: error: Unknown module type: fsm
Open details
sample_dir: E:\Work\MIEM\VKR\Analyse\data\model_dataset\models\qwen3-coder-30b\rag_off\benchmarks\rtllm\tasks\rtllm__13_rtllm_control__task_05\samples\run_20260426_175047_007550_9b8266__sample_10
generated.v preview
module verified_fsm (
    input IN,
    input CLK,
    input RST,
    output MATCH
);

    reg [4:0] state;
    reg match_reg;

    parameter S0 = 5'b00000;
    parameter S1 = 5'b00001;
    parameter S2 = 5'b00010;
    parameter S3 = 5'b00100;
    parameter S4 = 5'b01000;
    parameter S5 = 5'b10000;

    always @(posedge CLK or posedge RST) begin
        if (RST) begin
            state <= S0;
            match_reg <= 1'b0;
        end else begin
            case (state)
                S0: begin
                    if (IN) state <= S1;
                    else state <= S0;
                end
                S1: begin
                    if (IN) state <= S1;
                    else state <= S2;
                end
                S2: begin
...
functional details
[stderr]
/workspace/banchmarks/rtllm/13_rtllm_control/task_05/tb.v:9: error: Unknown module type: fsm
3 error(s) during elaboration.
*** These modules were missing:
        fsm referenced 1 times.
***
synthesis details
[error]
None
errors[]
[
  {
    "stage": "functional",
    "code": "functional.testbench_failed",
    "message": "/workspace/banchmarks/rtllm/13_rtllm_control/task_05/tb.v:9: error: Unknown module type: fsm\n3 error(s) during elaboration.\n*** These modules were missing:\n        fsm referenced 1 times.\n***\n",
    "retryable": false,
    "details": {}
  }
]
outcome
{
  "llm_ok": true,
  "extract_ok": true,
  "syntax_ok": true,
  "functional_ok": false,
  "openlane_ok": false,
  "syntax_required": true,
  "functional_required": true,
  "openlane_required": true,
  "final_success": false,
  "success": false
}