13_rtllm_miscellaneous / task_04 | freq_divbyodd
Здесь перечислены все реальные попытки этой модели на одной задаче. По каждой попытке можно увидеть, до какой стадии она дошла, где именно сломалась и какое сообщение об ошибке вернулось из syntax, functional или synthesis.
| sample | run | extract_ok | syntax_ok | functional_ok | openlane_ok | final_success | failure_stage | failure_reason | details |
|---|---|---|---|---|---|---|---|---|---|
| sample_1 | run_20260426_175047_007550_9b8266 | ok | ok | ok | failed | failed | synthesis | 500 Server Error: Internal Server Error for url: http://openlane-runner:8081/jobs |
Open detailssample_dir: E:\Work\MIEM\VKR\Analyse\data\model_dataset\models\qwen3-coder-30b\rag_off\benchmarks\rtllm\tasks\rtllm__13_rtllm_miscellaneous__task_04\samples\run_20260426_175047_007550_9b8266__sample_1
generated.v previewmodule freq_divbyodd (
input clk,
input rst_n,
output reg clk_div
);
parameter NUM_DIV = 5;
reg [31:0] cnt1;
reg [31:0] cnt2;
reg clk_div1;
reg clk_div2;
always @(posedge clk or negedge rst_n) begin
if (!rst_n) begin
cnt1 <= 0;
cnt2 <= 0;
clk_div1 <= 0;
clk_div2 <= 0;
clk_div <= 0;
end else begin
if (cnt1 == (NUM_DIV - 1)) begin
cnt1 <= 0;
clk_div1 <= ~clk_div1;
end else begin
cnt1 <= cnt1 + 1;
end
if (cnt2 == (NUM_DIV - 1)) begin
cnt2 <= 0;
clk_div2 <= ~clk_div2;
end else begin
...
functional details[stdout] Failed at 1: clk=1, clk_div=0 (expected 1) Failed at 2: clk=0, clk_div=0 (expected 1) Failed at 3: clk=1, clk_div=0 (expected 1) Failed at 4: clk=0, clk_div=0 (expected 1) Failed at 5: clk=1, clk_div=0 (expected 1) Failed at 16: clk=0, clk_div=1 (expected 0) Failed at 17: clk=1, clk_div=1 (expected 0) Failed at 18: clk=0, clk_div=1 (expected 0) Failed at 19: clk=1, clk_div=1 (expected 0) =========== Test completed with 9/20 failures =========== /workspace/banchmarks/rtllm/13_rtllm_miscellaneous/task_04/tb.v:27: $finish called at 130000 (1ps) synthesis details[error] 500 Server Error: Internal Server Error for url: http://openlane-runner:8081/jobs errors[][
{
"stage": "openlane",
"code": "openlane.submit_failed",
"message": "500 Server Error: Internal Server Error for url: http://openlane-runner:8081/jobs",
"retryable": true,
"details": {}
}
]
outcome{
"llm_ok": true,
"extract_ok": true,
"syntax_ok": true,
"functional_ok": true,
"openlane_ok": false,
"syntax_required": true,
"functional_required": true,
"openlane_required": true,
"final_success": false,
"success": false
}
|
| sample_2 | run_20260426_175047_007550_9b8266 | ok | ok | ok | failed | failed | synthesis | 500 Server Error: Internal Server Error for url: http://openlane-runner:8081/jobs |
Open detailssample_dir: E:\Work\MIEM\VKR\Analyse\data\model_dataset\models\qwen3-coder-30b\rag_off\benchmarks\rtllm\tasks\rtllm__13_rtllm_miscellaneous__task_04\samples\run_20260426_175047_007550_9b8266__sample_2
generated.v previewmodule freq_divbyodd (
input clk,
input rst_n,
output reg clk_div
);
parameter NUM_DIV = 5;
reg [31:0] cnt1;
reg [31:0] cnt2;
reg clk_div1;
reg clk_div2;
always @(posedge clk or negedge rst_n) begin
if (!rst_n) begin
cnt1 <= 0;
cnt2 <= 0;
clk_div1 <= 0;
clk_div2 <= 0;
clk_div <= 0;
end else begin
if (cnt1 == (NUM_DIV - 1)) begin
cnt1 <= 0;
clk_div1 <= ~clk_div1;
end else begin
cnt1 <= cnt1 + 1;
end
if (cnt2 == (NUM_DIV - 1)) begin
cnt2 <= 0;
clk_div2 <= ~clk_div2;
end else begin
...
functional details[stdout] Failed at 1: clk=1, clk_div=0 (expected 1) Failed at 2: clk=0, clk_div=0 (expected 1) Failed at 3: clk=1, clk_div=0 (expected 1) Failed at 4: clk=0, clk_div=0 (expected 1) Failed at 5: clk=1, clk_div=0 (expected 1) Failed at 16: clk=0, clk_div=1 (expected 0) Failed at 17: clk=1, clk_div=1 (expected 0) Failed at 18: clk=0, clk_div=1 (expected 0) Failed at 19: clk=1, clk_div=1 (expected 0) =========== Test completed with 9/20 failures =========== /workspace/banchmarks/rtllm/13_rtllm_miscellaneous/task_04/tb.v:27: $finish called at 130000 (1ps) synthesis details[error] 500 Server Error: Internal Server Error for url: http://openlane-runner:8081/jobs errors[][
{
"stage": "openlane",
"code": "openlane.submit_failed",
"message": "500 Server Error: Internal Server Error for url: http://openlane-runner:8081/jobs",
"retryable": true,
"details": {}
}
]
outcome{
"llm_ok": true,
"extract_ok": true,
"syntax_ok": true,
"functional_ok": true,
"openlane_ok": false,
"syntax_required": true,
"functional_required": true,
"openlane_required": true,
"final_success": false,
"success": false
}
|
| sample_3 | run_20260426_175047_007550_9b8266 | ok | ok | ok | failed | failed | synthesis | 500 Server Error: Internal Server Error for url: http://openlane-runner:8081/jobs |
Open detailssample_dir: E:\Work\MIEM\VKR\Analyse\data\model_dataset\models\qwen3-coder-30b\rag_off\benchmarks\rtllm\tasks\rtllm__13_rtllm_miscellaneous__task_04\samples\run_20260426_175047_007550_9b8266__sample_3
generated.v previewmodule freq_divbyodd (
input clk,
input rst_n,
output reg clk_div
);
parameter NUM_DIV = 5;
reg [31:0] cnt1;
reg [31:0] cnt2;
reg clk_div1;
reg clk_div2;
always @(posedge clk or negedge rst_n) begin
if (!rst_n) begin
cnt1 <= 0;
cnt2 <= 0;
clk_div1 <= 0;
clk_div2 <= 0;
clk_div <= 0;
end else begin
if (cnt1 == (NUM_DIV - 1)) begin
cnt1 <= 0;
clk_div1 <= ~clk_div1;
end else begin
cnt1 <= cnt1 + 1;
end
if (cnt2 == (NUM_DIV - 1)) begin
cnt2 <= 0;
clk_div2 <= ~clk_div2;
end else begin
...
functional details[stdout] Failed at 1: clk=1, clk_div=0 (expected 1) Failed at 2: clk=0, clk_div=0 (expected 1) Failed at 3: clk=1, clk_div=0 (expected 1) Failed at 4: clk=0, clk_div=0 (expected 1) Failed at 5: clk=1, clk_div=0 (expected 1) Failed at 16: clk=0, clk_div=1 (expected 0) Failed at 17: clk=1, clk_div=1 (expected 0) Failed at 18: clk=0, clk_div=1 (expected 0) Failed at 19: clk=1, clk_div=1 (expected 0) =========== Test completed with 9/20 failures =========== /workspace/banchmarks/rtllm/13_rtllm_miscellaneous/task_04/tb.v:27: $finish called at 130000 (1ps) synthesis details[error] 500 Server Error: Internal Server Error for url: http://openlane-runner:8081/jobs errors[][
{
"stage": "openlane",
"code": "openlane.submit_failed",
"message": "500 Server Error: Internal Server Error for url: http://openlane-runner:8081/jobs",
"retryable": true,
"details": {}
}
]
outcome{
"llm_ok": true,
"extract_ok": true,
"syntax_ok": true,
"functional_ok": true,
"openlane_ok": false,
"syntax_required": true,
"functional_required": true,
"openlane_required": true,
"final_success": false,
"success": false
}
|
| sample_4 | run_20260426_175047_007550_9b8266 | ok | ok | ok | failed | failed | synthesis | 500 Server Error: Internal Server Error for url: http://openlane-runner:8081/jobs |
Open detailssample_dir: E:\Work\MIEM\VKR\Analyse\data\model_dataset\models\qwen3-coder-30b\rag_off\benchmarks\rtllm\tasks\rtllm__13_rtllm_miscellaneous__task_04\samples\run_20260426_175047_007550_9b8266__sample_4
generated.v previewmodule freq_divbyodd (
input clk,
input rst_n,
output reg clk_div
);
parameter NUM_DIV = 5;
reg [31:0] cnt1;
reg [31:0] cnt2;
reg clk_div1;
reg clk_div2;
always @(posedge clk or negedge rst_n) begin
if (!rst_n) begin
cnt1 <= 0;
cnt2 <= 0;
clk_div1 <= 0;
clk_div2 <= 0;
clk_div <= 0;
end else begin
if (cnt1 == (NUM_DIV - 1)) begin
cnt1 <= 0;
clk_div1 <= ~clk_div1;
end else begin
cnt1 <= cnt1 + 1;
end
if (cnt2 == (NUM_DIV - 1)) begin
cnt2 <= 0;
clk_div2 <= ~clk_div2;
end else begin
...
functional details[stdout] Failed at 1: clk=1, clk_div=0 (expected 1) Failed at 2: clk=0, clk_div=0 (expected 1) Failed at 3: clk=1, clk_div=0 (expected 1) Failed at 4: clk=0, clk_div=0 (expected 1) Failed at 5: clk=1, clk_div=0 (expected 1) Failed at 16: clk=0, clk_div=1 (expected 0) Failed at 17: clk=1, clk_div=1 (expected 0) Failed at 18: clk=0, clk_div=1 (expected 0) Failed at 19: clk=1, clk_div=1 (expected 0) =========== Test completed with 9/20 failures =========== /workspace/banchmarks/rtllm/13_rtllm_miscellaneous/task_04/tb.v:27: $finish called at 130000 (1ps) synthesis details[error] 500 Server Error: Internal Server Error for url: http://openlane-runner:8081/jobs errors[][
{
"stage": "openlane",
"code": "openlane.submit_failed",
"message": "500 Server Error: Internal Server Error for url: http://openlane-runner:8081/jobs",
"retryable": true,
"details": {}
}
]
outcome{
"llm_ok": true,
"extract_ok": true,
"syntax_ok": true,
"functional_ok": true,
"openlane_ok": false,
"syntax_required": true,
"functional_required": true,
"openlane_required": true,
"final_success": false,
"success": false
}
|
| sample_5 | run_20260426_175047_007550_9b8266 | ok | ok | ok | failed | failed | synthesis | 500 Server Error: Internal Server Error for url: http://openlane-runner:8081/jobs |
Open detailssample_dir: E:\Work\MIEM\VKR\Analyse\data\model_dataset\models\qwen3-coder-30b\rag_off\benchmarks\rtllm\tasks\rtllm__13_rtllm_miscellaneous__task_04\samples\run_20260426_175047_007550_9b8266__sample_5
generated.v previewmodule freq_divbyodd (
input clk,
input rst_n,
output reg clk_div
);
parameter NUM_DIV = 5;
reg [31:0] cnt1;
reg [31:0] cnt2;
reg clk_div1;
reg clk_div2;
always @(posedge clk or negedge rst_n) begin
if (!rst_n) begin
cnt1 <= 0;
cnt2 <= 0;
clk_div1 <= 0;
clk_div2 <= 0;
clk_div <= 0;
end else begin
if (cnt1 == (NUM_DIV - 1)) begin
cnt1 <= 0;
clk_div1 <= ~clk_div1;
end else begin
cnt1 <= cnt1 + 1;
end
if (cnt2 == (NUM_DIV - 1)) begin
cnt2 <= 0;
clk_div2 <= ~clk_div2;
end else begin
...
functional details[stdout] Failed at 1: clk=1, clk_div=0 (expected 1) Failed at 2: clk=0, clk_div=0 (expected 1) Failed at 3: clk=1, clk_div=0 (expected 1) Failed at 4: clk=0, clk_div=0 (expected 1) Failed at 5: clk=1, clk_div=0 (expected 1) Failed at 16: clk=0, clk_div=1 (expected 0) Failed at 17: clk=1, clk_div=1 (expected 0) Failed at 18: clk=0, clk_div=1 (expected 0) Failed at 19: clk=1, clk_div=1 (expected 0) =========== Test completed with 9/20 failures =========== /workspace/banchmarks/rtllm/13_rtllm_miscellaneous/task_04/tb.v:27: $finish called at 130000 (1ps) synthesis details[error] 500 Server Error: Internal Server Error for url: http://openlane-runner:8081/jobs errors[][
{
"stage": "openlane",
"code": "openlane.submit_failed",
"message": "500 Server Error: Internal Server Error for url: http://openlane-runner:8081/jobs",
"retryable": true,
"details": {}
}
]
outcome{
"llm_ok": true,
"extract_ok": true,
"syntax_ok": true,
"functional_ok": true,
"openlane_ok": false,
"syntax_required": true,
"functional_required": true,
"openlane_required": true,
"final_success": false,
"success": false
}
|
| sample_6 | run_20260426_175047_007550_9b8266 | ok | ok | ok | failed | failed | synthesis | 500 Server Error: Internal Server Error for url: http://openlane-runner:8081/jobs |
Open detailssample_dir: E:\Work\MIEM\VKR\Analyse\data\model_dataset\models\qwen3-coder-30b\rag_off\benchmarks\rtllm\tasks\rtllm__13_rtllm_miscellaneous__task_04\samples\run_20260426_175047_007550_9b8266__sample_6
generated.v previewmodule freq_divbyodd (
input clk,
input rst_n,
output reg clk_div
);
parameter NUM_DIV = 5;
reg [31:0] cnt1;
reg [31:0] cnt2;
reg clk_div1;
reg clk_div2;
always @(posedge clk or negedge rst_n) begin
if (!rst_n) begin
cnt1 <= 0;
cnt2 <= 0;
clk_div1 <= 0;
clk_div2 <= 0;
clk_div <= 0;
end else begin
if (cnt1 == (NUM_DIV - 1)) begin
cnt1 <= 0;
clk_div1 <= ~clk_div1;
end else begin
cnt1 <= cnt1 + 1;
end
if (cnt2 == (NUM_DIV - 1)) begin
cnt2 <= 0;
clk_div2 <= ~clk_div2;
end else begin
...
functional details[stdout] Failed at 1: clk=1, clk_div=0 (expected 1) Failed at 2: clk=0, clk_div=0 (expected 1) Failed at 3: clk=1, clk_div=0 (expected 1) Failed at 4: clk=0, clk_div=0 (expected 1) Failed at 5: clk=1, clk_div=0 (expected 1) Failed at 16: clk=0, clk_div=1 (expected 0) Failed at 17: clk=1, clk_div=1 (expected 0) Failed at 18: clk=0, clk_div=1 (expected 0) Failed at 19: clk=1, clk_div=1 (expected 0) =========== Test completed with 9/20 failures =========== /workspace/banchmarks/rtllm/13_rtllm_miscellaneous/task_04/tb.v:27: $finish called at 130000 (1ps) synthesis details[error] 500 Server Error: Internal Server Error for url: http://openlane-runner:8081/jobs errors[][
{
"stage": "openlane",
"code": "openlane.submit_failed",
"message": "500 Server Error: Internal Server Error for url: http://openlane-runner:8081/jobs",
"retryable": true,
"details": {}
}
]
outcome{
"llm_ok": true,
"extract_ok": true,
"syntax_ok": true,
"functional_ok": true,
"openlane_ok": false,
"syntax_required": true,
"functional_required": true,
"openlane_required": true,
"final_success": false,
"success": false
}
|
| sample_7 | run_20260426_175047_007550_9b8266 | ok | ok | ok | failed | failed | synthesis | 500 Server Error: Internal Server Error for url: http://openlane-runner:8081/jobs |
Open detailssample_dir: E:\Work\MIEM\VKR\Analyse\data\model_dataset\models\qwen3-coder-30b\rag_off\benchmarks\rtllm\tasks\rtllm__13_rtllm_miscellaneous__task_04\samples\run_20260426_175047_007550_9b8266__sample_7
generated.v previewmodule freq_divbyodd (
input clk,
input rst_n,
output reg clk_div
);
parameter NUM_DIV = 5;
reg [31:0] cnt1;
reg [31:0] cnt2;
reg clk_div1;
reg clk_div2;
always @(posedge clk or negedge rst_n) begin
if (!rst_n) begin
cnt1 <= 0;
cnt2 <= 0;
clk_div1 <= 0;
clk_div2 <= 0;
clk_div <= 0;
end else begin
if (cnt1 == (NUM_DIV - 1)) begin
cnt1 <= 0;
clk_div1 <= ~clk_div1;
end else begin
cnt1 <= cnt1 + 1;
end
if (cnt2 == (NUM_DIV - 1)) begin
cnt2 <= 0;
clk_div2 <= ~clk_div2;
end else begin
...
functional details[stdout] Failed at 1: clk=1, clk_div=0 (expected 1) Failed at 2: clk=0, clk_div=0 (expected 1) Failed at 3: clk=1, clk_div=0 (expected 1) Failed at 4: clk=0, clk_div=0 (expected 1) Failed at 5: clk=1, clk_div=0 (expected 1) Failed at 16: clk=0, clk_div=1 (expected 0) Failed at 17: clk=1, clk_div=1 (expected 0) Failed at 18: clk=0, clk_div=1 (expected 0) Failed at 19: clk=1, clk_div=1 (expected 0) =========== Test completed with 9/20 failures =========== /workspace/banchmarks/rtllm/13_rtllm_miscellaneous/task_04/tb.v:27: $finish called at 130000 (1ps) synthesis details[error] 500 Server Error: Internal Server Error for url: http://openlane-runner:8081/jobs errors[][
{
"stage": "openlane",
"code": "openlane.submit_failed",
"message": "500 Server Error: Internal Server Error for url: http://openlane-runner:8081/jobs",
"retryable": true,
"details": {}
}
]
outcome{
"llm_ok": true,
"extract_ok": true,
"syntax_ok": true,
"functional_ok": true,
"openlane_ok": false,
"syntax_required": true,
"functional_required": true,
"openlane_required": true,
"final_success": false,
"success": false
}
|
| sample_8 | run_20260426_175047_007550_9b8266 | ok | ok | ok | failed | failed | synthesis | 500 Server Error: Internal Server Error for url: http://openlane-runner:8081/jobs |
Open detailssample_dir: E:\Work\MIEM\VKR\Analyse\data\model_dataset\models\qwen3-coder-30b\rag_off\benchmarks\rtllm\tasks\rtllm__13_rtllm_miscellaneous__task_04\samples\run_20260426_175047_007550_9b8266__sample_8
generated.v previewmodule freq_divbyodd (
input clk,
input rst_n,
output reg clk_div
);
parameter NUM_DIV = 5;
reg [31:0] cnt1;
reg [31:0] cnt2;
reg clk_div1;
reg clk_div2;
always @(posedge clk or negedge rst_n) begin
if (!rst_n) begin
cnt1 <= 0;
cnt2 <= 0;
clk_div1 <= 0;
clk_div2 <= 0;
clk_div <= 0;
end else begin
if (cnt1 == (NUM_DIV - 1)) begin
cnt1 <= 0;
clk_div1 <= ~clk_div1;
end else begin
cnt1 <= cnt1 + 1;
end
if (cnt2 == (NUM_DIV - 1)) begin
cnt2 <= 0;
clk_div2 <= ~clk_div2;
end else begin
...
functional details[stdout] Failed at 1: clk=1, clk_div=0 (expected 1) Failed at 2: clk=0, clk_div=0 (expected 1) Failed at 3: clk=1, clk_div=0 (expected 1) Failed at 4: clk=0, clk_div=0 (expected 1) Failed at 5: clk=1, clk_div=0 (expected 1) Failed at 16: clk=0, clk_div=1 (expected 0) Failed at 17: clk=1, clk_div=1 (expected 0) Failed at 18: clk=0, clk_div=1 (expected 0) Failed at 19: clk=1, clk_div=1 (expected 0) =========== Test completed with 9/20 failures =========== /workspace/banchmarks/rtllm/13_rtllm_miscellaneous/task_04/tb.v:27: $finish called at 130000 (1ps) synthesis details[error] 500 Server Error: Internal Server Error for url: http://openlane-runner:8081/jobs errors[][
{
"stage": "openlane",
"code": "openlane.submit_failed",
"message": "500 Server Error: Internal Server Error for url: http://openlane-runner:8081/jobs",
"retryable": true,
"details": {}
}
]
outcome{
"llm_ok": true,
"extract_ok": true,
"syntax_ok": true,
"functional_ok": true,
"openlane_ok": false,
"syntax_required": true,
"functional_required": true,
"openlane_required": true,
"final_success": false,
"success": false
}
|
| sample_9 | run_20260426_175047_007550_9b8266 | ok | ok | ok | failed | failed | synthesis | 500 Server Error: Internal Server Error for url: http://openlane-runner:8081/jobs |
Open detailssample_dir: E:\Work\MIEM\VKR\Analyse\data\model_dataset\models\qwen3-coder-30b\rag_off\benchmarks\rtllm\tasks\rtllm__13_rtllm_miscellaneous__task_04\samples\run_20260426_175047_007550_9b8266__sample_9
generated.v previewmodule freq_divbyodd (
input clk,
input rst_n,
output reg clk_div
);
parameter NUM_DIV = 5;
reg [31:0] cnt1;
reg [31:0] cnt2;
reg clk_div1;
reg clk_div2;
always @(posedge clk or negedge rst_n) begin
if (!rst_n) begin
cnt1 <= 0;
cnt2 <= 0;
clk_div1 <= 0;
clk_div2 <= 0;
clk_div <= 0;
end else begin
if (cnt1 == (NUM_DIV - 1)) begin
cnt1 <= 0;
clk_div1 <= ~clk_div1;
end else begin
cnt1 <= cnt1 + 1;
end
if (cnt2 == (NUM_DIV - 1)) begin
cnt2 <= 0;
clk_div2 <= ~clk_div2;
end else begin
...
functional details[stdout] Failed at 1: clk=1, clk_div=0 (expected 1) Failed at 2: clk=0, clk_div=0 (expected 1) Failed at 3: clk=1, clk_div=0 (expected 1) Failed at 4: clk=0, clk_div=0 (expected 1) Failed at 5: clk=1, clk_div=0 (expected 1) Failed at 16: clk=0, clk_div=1 (expected 0) Failed at 17: clk=1, clk_div=1 (expected 0) Failed at 18: clk=0, clk_div=1 (expected 0) Failed at 19: clk=1, clk_div=1 (expected 0) =========== Test completed with 9/20 failures =========== /workspace/banchmarks/rtllm/13_rtllm_miscellaneous/task_04/tb.v:27: $finish called at 130000 (1ps) synthesis details[error] 500 Server Error: Internal Server Error for url: http://openlane-runner:8081/jobs errors[][
{
"stage": "openlane",
"code": "openlane.submit_failed",
"message": "500 Server Error: Internal Server Error for url: http://openlane-runner:8081/jobs",
"retryable": true,
"details": {}
}
]
outcome{
"llm_ok": true,
"extract_ok": true,
"syntax_ok": true,
"functional_ok": true,
"openlane_ok": false,
"syntax_required": true,
"functional_required": true,
"openlane_required": true,
"final_success": false,
"success": false
}
|
| sample_10 | run_20260426_175047_007550_9b8266 | ok | ok | ok | failed | failed | synthesis | 500 Server Error: Internal Server Error for url: http://openlane-runner:8081/jobs |
Open detailssample_dir: E:\Work\MIEM\VKR\Analyse\data\model_dataset\models\qwen3-coder-30b\rag_off\benchmarks\rtllm\tasks\rtllm__13_rtllm_miscellaneous__task_04\samples\run_20260426_175047_007550_9b8266__sample_10
generated.v previewmodule freq_divbyodd (
input clk,
input rst_n,
output reg clk_div
);
parameter NUM_DIV = 5;
reg [31:0] cnt1;
reg [31:0] cnt2;
reg clk_div1;
reg clk_div2;
always @(posedge clk or negedge rst_n) begin
if (!rst_n) begin
cnt1 <= 0;
cnt2 <= 0;
clk_div1 <= 0;
clk_div2 <= 0;
clk_div <= 0;
end else begin
if (cnt1 == (NUM_DIV - 1)) begin
cnt1 <= 0;
clk_div1 <= ~clk_div1;
end else begin
cnt1 <= cnt1 + 1;
end
if (cnt2 == (NUM_DIV - 1)) begin
cnt2 <= 0;
clk_div2 <= ~clk_div2;
end else begin
...
functional details[stdout] Failed at 1: clk=1, clk_div=0 (expected 1) Failed at 2: clk=0, clk_div=0 (expected 1) Failed at 3: clk=1, clk_div=0 (expected 1) Failed at 4: clk=0, clk_div=0 (expected 1) Failed at 5: clk=1, clk_div=0 (expected 1) Failed at 16: clk=0, clk_div=1 (expected 0) Failed at 17: clk=1, clk_div=1 (expected 0) Failed at 18: clk=0, clk_div=1 (expected 0) Failed at 19: clk=1, clk_div=1 (expected 0) =========== Test completed with 9/20 failures =========== /workspace/banchmarks/rtllm/13_rtllm_miscellaneous/task_04/tb.v:27: $finish called at 130000 (1ps) synthesis details[error] 500 Server Error: Internal Server Error for url: http://openlane-runner:8081/jobs errors[][
{
"stage": "openlane",
"code": "openlane.submit_failed",
"message": "500 Server Error: Internal Server Error for url: http://openlane-runner:8081/jobs",
"retryable": true,
"details": {}
}
]
outcome{
"llm_ok": true,
"extract_ok": true,
"syntax_ok": true,
"functional_ok": true,
"openlane_ok": false,
"syntax_required": true,
"functional_required": true,
"openlane_required": true,
"final_success": false,
"success": false
}
|